Update coreboot to LB 20240504 (sync lbmk cd9685d1)
With other recent changes, and this patch, Canoeboot is now in sync with Libreboot lbmk, commit: cd9685d12d2b71a00cb6766bb85f392d4db92c83 This is with updated deblobbing, and Canoeboot's no-microcode patches, that disable microcode updates universally. Several patches from lbmk (for coreboot) aren't needed, due to being for boards that Canoeboot does not use, so those patches have been somewhat rebased, and configs adapted, but this is otherwise identical. As in previous Canoeboot updates, I've turned off this option in all coreboot configs: CONFIG_USE_BLOBS Turning off that option prevents the coreboot build system from ever attempting to use any blobs, but in practise it would not have done so anyway, because Canoeboot disables all handling of microcode in the build system. Signed-off-by: Leah Rowe <info@minifree.org>audit2-merge1
parent
9c1a7e0f79
commit
57a63343fb
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -139,7 +140,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -187,6 +187,7 @@ CONFIG_BOARD_INTEL_D510MO=y
|
||||||
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
||||||
|
# CONFIG_BOARD_INTEL_MTLRVP4ES_P_EXT_EC is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
||||||
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
||||||
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
||||||
|
@ -207,7 +208,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -221,6 +221,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=1024
|
CONFIG_COREBOOT_ROMSIZE_KB=1024
|
||||||
|
@ -246,6 +247,7 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x80000
|
CONFIG_SMM_RESERVED_SIZE=0x80000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -254,17 +256,18 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -353,6 +356,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -384,7 +389,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -395,8 +400,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -426,6 +429,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -440,6 +444,10 @@ CONFIG_DRIVERS_I2C_CK505=y
|
||||||
CONFIG_INTEL_EDID=y
|
CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
|
@ -471,6 +479,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -498,6 +507,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -561,6 +571,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -139,7 +140,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -187,6 +187,7 @@ CONFIG_BOARD_INTEL_D510MO=y
|
||||||
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
||||||
|
# CONFIG_BOARD_INTEL_MTLRVP4ES_P_EXT_EC is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
||||||
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
||||||
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
||||||
|
@ -207,7 +208,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -221,6 +221,7 @@ CONFIG_BOARD_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB_16384=y
|
CONFIG_COREBOOT_ROMSIZE_KB_16384=y
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=16384
|
CONFIG_COREBOOT_ROMSIZE_KB=16384
|
||||||
|
@ -246,6 +247,7 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x80000
|
CONFIG_SMM_RESERVED_SIZE=0x80000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -254,17 +256,18 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -353,6 +356,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -384,7 +389,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -395,8 +400,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -426,6 +429,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -440,6 +444,10 @@ CONFIG_DRIVERS_I2C_CK505=y
|
||||||
CONFIG_INTEL_EDID=y
|
CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
|
@ -471,6 +479,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -498,6 +507,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -561,6 +571,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -140,7 +141,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -188,6 +188,7 @@ CONFIG_BOARD_INTEL_D945GCLF=y
|
||||||
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
||||||
|
# CONFIG_BOARD_INTEL_MTLRVP4ES_P_EXT_EC is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
||||||
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
||||||
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
||||||
|
@ -206,7 +207,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_512=y
|
CONFIG_BOARD_ROMSIZE_KB_512=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -220,6 +220,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_512=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=512
|
CONFIG_COREBOOT_ROMSIZE_KB=512
|
||||||
|
@ -245,6 +246,7 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -253,17 +255,18 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -352,6 +355,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -383,7 +388,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -391,8 +396,6 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -421,6 +424,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -434,6 +438,10 @@ CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_INTEL_EDID=y
|
CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
|
@ -465,6 +473,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -492,6 +501,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -559,6 +569,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -140,7 +141,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -188,6 +188,7 @@ CONFIG_BOARD_INTEL_D945GCLF=y
|
||||||
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
# CONFIG_BOARD_INTEL_MINNOW3 is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_EXT_EC is not set
|
||||||
|
# CONFIG_BOARD_INTEL_MTLRVP4ES_P_EXT_EC is not set
|
||||||
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
# CONFIG_BOARD_INTEL_MTLRVP_P_MCHP is not set
|
||||||
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
# CONFIG_BOARD_INTEL_SKLSDLBRK is not set
|
||||||
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
# CONFIG_BOARD_INTEL_SHADOWMOUNTAIN is not set
|
||||||
|
@ -206,7 +207,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_512=y
|
CONFIG_BOARD_ROMSIZE_KB_512=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -220,6 +220,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_8192=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
||||||
|
@ -245,6 +246,7 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -253,17 +255,18 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -352,6 +355,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -383,7 +388,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -391,8 +396,6 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -421,6 +424,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -434,6 +438,10 @@ CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_INTEL_EDID=y
|
CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
|
@ -465,6 +473,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -492,6 +501,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -559,6 +569,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -9,3 +9,5 @@ Documentation
|
||||||
3rdparty/chromeec/third_party/bmi260/accelgyro_bmi260_config_tbin.h
|
3rdparty/chromeec/third_party/bmi260/accelgyro_bmi260_config_tbin.h
|
||||||
3rdparty/vboot/tests/futility/data/bios_peppy_dev.bin
|
3rdparty/vboot/tests/futility/data/bios_peppy_dev.bin
|
||||||
3rdparty/stm/Test/FrmPkg/Core/Init/Dmar.h
|
3rdparty/stm/Test/FrmPkg/Core/Init/Dmar.h
|
||||||
|
3rdparty/vboot/tests/futility/data/bios_brya_mp.bin
|
||||||
|
3rdparty/vboot/tests/futility/data/bios_brya_mp_invalid_vblock_b.bin
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From e8f5f6c372152c7deddd3080954d0f4fdd39ae2b Mon Sep 17 00:00:00 2001
|
From 055aa5908de03c21989474c58e44de596b0a8cd1 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@retroboot.org>
|
From: Leah Rowe <leah@retroboot.org>
|
||||||
Date: Fri, 19 Mar 2021 05:54:58 +0000
|
Date: Fri, 19 Mar 2021 05:54:58 +0000
|
||||||
Subject: [PATCH 01/22] apple/macbook21: Set default VRAM to 64MiB instead of
|
Subject: [PATCH 01/16] apple/macbook21: Set default VRAM to 64MiB instead of
|
||||||
8MiB
|
8MiB
|
||||||
|
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From fdd756a8217548981a1eb62e504cc37371c9fd51 Mon Sep 17 00:00:00 2001
|
From dd21a7a6c1961d314db7fdabd6982d71930b0f1a Mon Sep 17 00:00:00 2001
|
||||||
From: Vitali64 <5405891-vitali64yt@users.noreply.gitlab.com>
|
From: Vitali64 <5405891-vitali64yt@users.noreply.gitlab.com>
|
||||||
Date: Wed, 27 Oct 2021 13:36:01 +0200
|
Date: Wed, 27 Oct 2021 13:36:01 +0200
|
||||||
Subject: [PATCH 02/22] add c3 and clockgen to apple/macbook21
|
Subject: [PATCH 02/16] add c3 and clockgen to apple/macbook21
|
||||||
|
|
||||||
---
|
---
|
||||||
src/mainboard/apple/macbook21/Kconfig | 1 +
|
src/mainboard/apple/macbook21/Kconfig | 1 +
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From c8332a8bac4986afec6c639f55c5876f83e50b76 Mon Sep 17 00:00:00 2001
|
From b21dd52d01aa8d4d8984b4b4ec5b4e850d7a2637 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@osboot.org>
|
From: Leah Rowe <leah@osboot.org>
|
||||||
Date: Sun, 3 Jan 2021 03:34:01 +0000
|
Date: Sun, 3 Jan 2021 03:34:01 +0000
|
||||||
Subject: [PATCH 03/22] lenovo/x60: 64MiB Video RAM changed to default
|
Subject: [PATCH 03/16] lenovo/x60: 64MiB Video RAM changed to default
|
||||||
(previously it was 8MiB)
|
(previously it was 8MiB)
|
||||||
|
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 2e3ad35c24a86cb3109f4e5139b9ffba931eb80b Mon Sep 17 00:00:00 2001
|
From 7b402976cb0047cf70dabf6b90e5625b4e9d2775 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@osboot.org>
|
From: Leah Rowe <leah@osboot.org>
|
||||||
Date: Mon, 22 Feb 2021 22:16:59 +0000
|
Date: Mon, 22 Feb 2021 22:16:59 +0000
|
||||||
Subject: [PATCH 04/22] lenovo/t60: make 64MiB VRAM the default in cmos.default
|
Subject: [PATCH 04/16] lenovo/t60: make 64MiB VRAM the default in cmos.default
|
||||||
|
|
||||||
---
|
---
|
||||||
src/mainboard/lenovo/t60/cmos.default | 2 +-
|
src/mainboard/lenovo/t60/cmos.default | 2 +-
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 5fc03fbf8c7fa30588dab93c76b5532ce03b1610 Mon Sep 17 00:00:00 2001
|
From d0abb102ec610a3314d9e8b6f9f8bf951fe5ab3d Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 14 May 2021 13:10:33 +0100
|
Date: Fri, 14 May 2021 13:10:33 +0100
|
||||||
Subject: [PATCH 05/22] lenovo/t400: set VRAM to 256MiB VRAM by default
|
Subject: [PATCH 05/16] lenovo/t400: set VRAM to 256MiB VRAM by default
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 93f607fed477b3e63b7929808937436ac2898b34 Mon Sep 17 00:00:00 2001
|
From 0262681a1871a70c66512182163bd7035f008f2f Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 14 May 2021 13:11:59 +0100
|
Date: Fri, 14 May 2021 13:11:59 +0100
|
||||||
Subject: [PATCH 06/22] lenovo/x200: set VRAM to 256MiB by default
|
Subject: [PATCH 06/16] lenovo/x200: set VRAM to 256MiB by default
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 9faa780b2ac45bc1bf61aa252364ee3158c4cb10 Mon Sep 17 00:00:00 2001
|
From b8eaf580f5d8242692b78aa6b771ee3051f08278 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 14 May 2021 13:18:26 +0100
|
Date: Fri, 14 May 2021 13:18:26 +0100
|
||||||
Subject: [PATCH 07/22] gigabyte/ga-g41m-es2l: set VRAM to 256MiB by default
|
Subject: [PATCH 07/16] gigabyte/ga-g41m-es2l: set VRAM to 256MiB by default
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From f1c59cd67446303a5cdf9107461247a63f894de3 Mon Sep 17 00:00:00 2001
|
From 0c54eb497ee49b09be2aa6e7cba816f069dac31c Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 14 May 2021 13:21:39 +0100
|
Date: Fri, 14 May 2021 13:21:39 +0100
|
||||||
Subject: [PATCH 08/22] acer/g43t-am3: set VRAM to 256MiB by default
|
Subject: [PATCH 08/16] acer/g43t-am3: set VRAM to 256MiB by default
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 75858ba200a2a5835bca0af9b5f508a52ed978de Mon Sep 17 00:00:00 2001
|
From 8c47a1e2fe58a7f841f85bc48a2b3857f529e562 Mon Sep 17 00:00:00 2001
|
||||||
From: persmule <persmule@gmail.com>
|
From: persmule <persmule@gmail.com>
|
||||||
Date: Sun, 31 Oct 2021 23:33:26 +0000
|
Date: Sun, 31 Oct 2021 23:33:26 +0000
|
||||||
Subject: [PATCH 09/22] lenovo/t400: Enable all SATA ports
|
Subject: [PATCH 09/16] lenovo/t400: Enable all SATA ports
|
||||||
|
|
||||||
There are 2 SATA ports on the chassis of t400(s), but at least one dock for
|
There are 2 SATA ports on the chassis of t400(s), but at least one dock for
|
||||||
t400 contains a port for (P/S)ATA device, and t400s has a eSATA port on its
|
t400 contains a port for (P/S)ATA device, and t400s has a eSATA port on its
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 3ec06fa2393995b87af1dbc0387c5d3255d5c0db Mon Sep 17 00:00:00 2001
|
From 4c1d8640d9d7070220a2282ca922554fd1732b2d Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Wed, 1 Dec 2021 02:53:00 +0000
|
Date: Wed, 1 Dec 2021 02:53:00 +0000
|
||||||
Subject: [PATCH 16/22] fix speedstep on x200/t400: Revert
|
Subject: [PATCH 10/16] fix speedstep on x200/t400: Revert
|
||||||
"cpu/intel/model_1067x: enable PECI"
|
"cpu/intel/model_1067x: enable PECI"
|
||||||
|
|
||||||
This reverts commit 70fea013c7ebd6d85a7806748233fcfd76802f5f.
|
This reverts commit 70fea013c7ebd6d85a7806748233fcfd76802f5f.
|
|
@ -1,7 +1,7 @@
|
||||||
From fdde15b69bd5c8bf54339adf3581a32fa992a503 Mon Sep 17 00:00:00 2001
|
From a51465970b87d4d8464ae66affa144217c70b185 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Mon, 17 Apr 2023 15:49:57 +0100
|
Date: Mon, 17 Apr 2023 15:49:57 +0100
|
||||||
Subject: [PATCH 17/22] GM45-type CPUs: don't enable alternative SMRR
|
Subject: [PATCH 11/16] GM45-type CPUs: don't enable alternative SMRR
|
||||||
|
|
||||||
This reverts the changes in coreboot revision:
|
This reverts the changes in coreboot revision:
|
||||||
df7aecd92643d207feaf7fd840f8835097346644
|
df7aecd92643d207feaf7fd840f8835097346644
|
|
@ -1,7 +1,7 @@
|
||||||
From 7d5452bc3358cf82eea48fde312494bcb4ca8101 Mon Sep 17 00:00:00 2001
|
From 79b5f92cd7fa77f9139268aaf6aa0c2bcf5c8e9f Mon Sep 17 00:00:00 2001
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
From: Nicholas Chin <nic.c3.14@gmail.com>
|
||||||
Date: Fri, 12 May 2023 19:55:15 -0600
|
Date: Fri, 12 May 2023 19:55:15 -0600
|
||||||
Subject: [PATCH 19/22] Remove warning for coreboot images built without a
|
Subject: [PATCH 12/16] Remove warning for coreboot images built without a
|
||||||
payload
|
payload
|
||||||
|
|
||||||
I added this in upstream to prevent people from accidentally flashing
|
I added this in upstream to prevent people from accidentally flashing
|
||||||
|
@ -9,19 +9,19 @@ roms without a payload resulting in a no boot situation, but in
|
||||||
libreboot lbmk handles the payload and thus this warning always comes
|
libreboot lbmk handles the payload and thus this warning always comes
|
||||||
up. This has caused confusion and concern so just patch it out.
|
up. This has caused confusion and concern so just patch it out.
|
||||||
---
|
---
|
||||||
payloads/Makefile.inc | 13 +------------
|
payloads/Makefile.mk | 13 +------------
|
||||||
1 file changed, 1 insertion(+), 12 deletions(-)
|
1 file changed, 1 insertion(+), 12 deletions(-)
|
||||||
|
|
||||||
diff --git a/payloads/Makefile.inc b/payloads/Makefile.inc
|
diff --git a/payloads/Makefile.mk b/payloads/Makefile.mk
|
||||||
index e735443a76..4f1692a873 100644
|
index a2336aa876..4f1692a873 100644
|
||||||
--- a/payloads/Makefile.inc
|
--- a/payloads/Makefile.mk
|
||||||
+++ b/payloads/Makefile.inc
|
+++ b/payloads/Makefile.mk
|
||||||
@@ -49,16 +49,5 @@ distclean-payloads:
|
@@ -49,16 +49,5 @@ distclean-payloads:
|
||||||
print-repo-info-payloads:
|
print-repo-info-payloads:
|
||||||
-$(foreach payload, $(PAYLOADS_LIST), $(MAKE) -C $(payload) print-repo-info 2>/dev/null; )
|
-$(foreach payload, $(PAYLOADS_LIST), $(MAKE) -C $(payload) print-repo-info 2>/dev/null; )
|
||||||
|
|
||||||
-ifeq ($(CONFIG_PAYLOAD_NONE),y)
|
-ifeq ($(CONFIG_PAYLOAD_NONE),y)
|
||||||
-files_added:: warn_no_payload
|
-show_notices:: warn_no_payload
|
||||||
-endif
|
-endif
|
||||||
-
|
-
|
||||||
-warn_no_payload:
|
-warn_no_payload:
|
|
@ -1,19 +1,19 @@
|
||||||
From 9f52555eac217623ad2edc72492f9ded6a5b538d Mon Sep 17 00:00:00 2001
|
From ababcb1acecf09a736aaeb659e3ca4851b27341b Mon Sep 17 00:00:00 2001
|
||||||
From: Alper Nebi Yasak <alpernebiyasak@gmail.com>
|
From: Alper Nebi Yasak <alpernebiyasak@gmail.com>
|
||||||
Date: Thu, 22 Jun 2023 16:44:27 +0300
|
Date: Thu, 22 Jun 2023 16:44:27 +0300
|
||||||
Subject: [PATCH] HACK: Disable coreboot related BL31 features
|
Subject: [PATCH 13/16] HACK: Disable coreboot related BL31 features
|
||||||
|
|
||||||
I don't know why, but removing this BL31 make argument lets gru-kevin
|
I don't know why, but removing this BL31 make argument lets gru-kevin
|
||||||
power off properly when shut down from Linux. Needs investigation.
|
power off properly when shut down from Linux. Needs investigation.
|
||||||
---
|
---
|
||||||
src/arch/arm64/Makefile.inc | 3 ---
|
src/arch/arm64/Makefile.mk | 3 ---
|
||||||
1 file changed, 3 deletions(-)
|
1 file changed, 3 deletions(-)
|
||||||
|
|
||||||
diff --git a/src/arch/arm64/Makefile.inc b/src/arch/arm64/Makefile.inc
|
diff --git a/src/arch/arm64/Makefile.mk b/src/arch/arm64/Makefile.mk
|
||||||
index 6b49743633c3..e1982d92cc5c 100644
|
index 538d254ace..18e451d63c 100644
|
||||||
--- a/src/arch/arm64/Makefile.inc
|
--- a/src/arch/arm64/Makefile.mk
|
||||||
+++ b/src/arch/arm64/Makefile.inc
|
+++ b/src/arch/arm64/Makefile.mk
|
||||||
@@ -158,9 +158,6 @@ BL31_MAKEARGS += LOG_LEVEL=40
|
@@ -159,9 +159,6 @@ BL31_MAKEARGS += LOG_LEVEL=40
|
||||||
# Always enable crash reporting, even on a release build
|
# Always enable crash reporting, even on a release build
|
||||||
BL31_MAKEARGS += CRASH_REPORTING=1
|
BL31_MAKEARGS += CRASH_REPORTING=1
|
||||||
|
|
||||||
|
@ -24,5 +24,5 @@ index 6b49743633c3..e1982d92cc5c 100644
|
||||||
BL31_MAKEARGS += BUILD_PLAT="$(BL31_BUILD)"
|
BL31_MAKEARGS += BUILD_PLAT="$(BL31_BUILD)"
|
||||||
|
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From cddb709fd01e3e93a7879488d0d4024360e1e3d9 Mon Sep 17 00:00:00 2001
|
From 259ee5e7e502bf741c91ebfd79e83e6a5c8db5ae Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 22 Oct 2023 15:02:25 +0100
|
Date: Sun, 22 Oct 2023 15:02:25 +0100
|
||||||
Subject: [PATCH 1/1] don't use github for the acpica download
|
Subject: [PATCH 14/16] don't use github for the acpica download
|
||||||
|
|
||||||
i have the tarball from a previous download, and i placed
|
i have the tarball from a previous download, and i placed
|
||||||
it on libreboot rsync, which then got mirrored to princeton.
|
it on libreboot rsync, which then got mirrored to princeton.
|
||||||
|
@ -22,7 +22,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index ebc9fcb49a..a857110b4b 100755
|
index 23a5caf2bb..36565a906c 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -72,7 +72,7 @@ MPFR_BASE_URL="https://ftpmirror.gnu.org/mpfr"
|
@@ -72,7 +72,7 @@ MPFR_BASE_URL="https://ftpmirror.gnu.org/mpfr"
|
|
@ -1,7 +1,7 @@
|
||||||
From 89c47fad6e97fc6a7113ebbdedfcc42ae2b6fc7f Mon Sep 17 00:00:00 2001
|
From a962fdfe4437b266540ff6d1696993827a16508d Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 5 Nov 2023 22:57:08 +0000
|
Date: Sun, 5 Nov 2023 22:57:08 +0000
|
||||||
Subject: [PATCH 1/1] use mirrorservice.org for gcc downloads
|
Subject: [PATCH 15/16] use mirrorservice.org for gcc downloads
|
||||||
|
|
||||||
the gnu.org 302 redirect often fails
|
the gnu.org 302 redirect often fails
|
||||||
|
|
||||||
|
@ -11,7 +11,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 5 insertions(+), 5 deletions(-)
|
1 file changed, 5 insertions(+), 5 deletions(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index 87f80ba7f6..b3aad5df7d 100755
|
index 36565a906c..4d4ca06113 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -67,11 +67,11 @@ NASM_ARCHIVE="nasm-${NASM_VERSION}.tar.bz2"
|
@@ -67,11 +67,11 @@ NASM_ARCHIVE="nasm-${NASM_VERSION}.tar.bz2"
|
|
@ -0,0 +1,120 @@
|
||||||
|
From f0ede0cbf8cf33f77e91348dd46bee61dc0a2ccf Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
|
Date: Thu, 12 Oct 2023 01:20:23 +0100
|
||||||
|
Subject: [PATCH 16/16] never enable cpu microcode, even if told to
|
||||||
|
|
||||||
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
|
---
|
||||||
|
src/cpu/Makefile.mk | 55 -----------------------------------
|
||||||
|
src/cpu/intel/fit/Makefile.mk | 31 --------------------
|
||||||
|
2 files changed, 86 deletions(-)
|
||||||
|
|
||||||
|
diff --git a/src/cpu/Makefile.mk b/src/cpu/Makefile.mk
|
||||||
|
index b1c1b1bb3e..571cd1d0e5 100644
|
||||||
|
--- a/src/cpu/Makefile.mk
|
||||||
|
+++ b/src/cpu/Makefile.mk
|
||||||
|
@@ -11,61 +11,6 @@ subdirs-$(CONFIG_ARCH_X86) += x86
|
||||||
|
subdirs-$(CONFIG_CPU_QEMU_X86) += qemu-x86
|
||||||
|
subdirs-$(CONFIG_CPU_POWER9) += power9
|
||||||
|
|
||||||
|
-$(eval $(call create_class_compiler,cpu_microcode,x86_32))
|
||||||
|
-################################################################################
|
||||||
|
-## Rules for building the microcode blob in CBFS
|
||||||
|
-################################################################################
|
||||||
|
-
|
||||||
|
-cbfs-files-$(CONFIG_USE_CPU_MICROCODE_CBFS_BINS) += cpu_microcode_blob.bin
|
||||||
|
-
|
||||||
|
-ifeq ($(CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER),y)
|
||||||
|
-cbfs-files-y += cpu_microcode_blob.bin
|
||||||
|
-cpu_microcode_blob.bin-file = $(objgenerated)/microcode.bin
|
||||||
|
-
|
||||||
|
-$(objgenerated)/microcode.bin: $(call strip_quotes,$(CONFIG_CPU_MICROCODE_HEADER_FILES))
|
||||||
|
- echo " util/scripts/ucode_h_to_bin.sh $(objgenerated)/microcode.bin \"$(CONFIG_CPU_MICROCODE_HEADER_FILES)\""
|
||||||
|
- util/scripts/ucode_h_to_bin.sh $(objgenerated)/microcode.bin $(CONFIG_CPU_MICROCODE_HEADER_FILES)
|
||||||
|
-endif
|
||||||
|
-
|
||||||
|
-ifeq ($(CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS),y)
|
||||||
|
-$(obj)/cpu_microcode_blob.bin: cpu_microcode_bins := $(call strip_quotes,$(CONFIG_CPU_UCODE_BINARIES))
|
||||||
|
-endif
|
||||||
|
-# otherwise `cpu_microcode_bins` should be filled by platform makefiles
|
||||||
|
-
|
||||||
|
-# We just mash all microcode binaries together into one binary to rule them all.
|
||||||
|
-# This approach assumes that the microcode binaries are properly padded, and
|
||||||
|
-# their headers specify the correct size. This works fairly well on isolatied
|
||||||
|
-# updates, such as Intel and some AMD microcode, but won't work very well if the
|
||||||
|
-# updates are wrapped in a container, like AMD's microcode update container. If
|
||||||
|
-# there is only one microcode binary (i.e. one container), then we don't have
|
||||||
|
-# this issue, and this rule will continue to work.
|
||||||
|
-$(obj)/cpu_microcode_blob.bin: $$(wildcard $$(cpu_microcode_bins)) $(DOTCONFIG)
|
||||||
|
- for bin in $(cpu_microcode_bins); do \
|
||||||
|
- if [ ! -f "$$bin" ]; then \
|
||||||
|
- echo "Microcode error: $$bin does not exist"; \
|
||||||
|
- NO_MICROCODE_FILE=1; \
|
||||||
|
- fi; \
|
||||||
|
- done; \
|
||||||
|
- if [ -n "$$NO_MICROCODE_FILE" ]; then \
|
||||||
|
- if [ -z "$(CONFIG_USE_BLOBS)" ] && [ -n "$(CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS)" ]; then \
|
||||||
|
- echo "Try enabling binary-only repository in Kconfig 'General setup' menu."; \
|
||||||
|
- fi; \
|
||||||
|
- false; \
|
||||||
|
- fi
|
||||||
|
- $(if $(cpu_microcode_bins),,false) # fail if no file is given at all
|
||||||
|
- @printf " MICROCODE $(subst $(obj)/,,$(@))\n"
|
||||||
|
- @echo $(cpu_microcode_bins)
|
||||||
|
- cat $(cpu_microcode_bins) > $@
|
||||||
|
-
|
||||||
|
-cpu_microcode_blob.bin-file ?= $(obj)/cpu_microcode_blob.bin
|
||||||
|
-cpu_microcode_blob.bin-type := microcode
|
||||||
|
-# The AMD LPC SPI DMA controller requires source files to be 64 byte aligned.
|
||||||
|
-ifeq ($(CONFIG_SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA),y)
|
||||||
|
-cpu_microcode_blob.bin-align := 64
|
||||||
|
-else
|
||||||
|
-cpu_microcode_blob.bin-align := 16
|
||||||
|
-endif
|
||||||
|
-
|
||||||
|
ifneq ($(CONFIG_CPU_MICROCODE_CBFS_LOC),)
|
||||||
|
cpu_microcode_blob.bin-COREBOOT-position := $(CONFIG_CPU_MICROCODE_CBFS_LOC)
|
||||||
|
endif
|
||||||
|
diff --git a/src/cpu/intel/fit/Makefile.mk b/src/cpu/intel/fit/Makefile.mk
|
||||||
|
index a86a22e6d6..edca120c14 100644
|
||||||
|
--- a/src/cpu/intel/fit/Makefile.mk
|
||||||
|
+++ b/src/cpu/intel/fit/Makefile.mk
|
||||||
|
@@ -19,35 +19,4 @@ $(call add_intermediate, set_fit_ptr, $(IFITTOOL))
|
||||||
|
|
||||||
|
FIT_ENTRY=$(call strip_quotes, $(CONFIG_INTEL_TOP_SWAP_FIT_ENTRY_FMAP_REG))
|
||||||
|
|
||||||
|
-ifneq ($(CONFIG_UPDATE_IMAGE),y) # never update the bootblock
|
||||||
|
-
|
||||||
|
-ifneq ($(CONFIG_CPU_MICROCODE_CBFS_NONE)$(CONFIG_CPU_INTEL_MICROCODE_CBFS_SPLIT_BINS),y)
|
||||||
|
-
|
||||||
|
-$(call add_intermediate, add_mcu_fit, set_fit_ptr $(IFITTOOL))
|
||||||
|
- @printf " UPDATE-FIT Microcode\n"
|
||||||
|
- $(IFITTOOL) -f $< -a -n cpu_microcode_blob.bin -t 1 -s $(CONFIG_CPU_INTEL_NUM_FIT_ENTRIES) -r COREBOOT
|
||||||
|
-
|
||||||
|
-# Second FIT in TOP_SWAP bootblock
|
||||||
|
-ifeq ($(CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK),y)
|
||||||
|
-
|
||||||
|
-$(call add_intermediate, set_ts_fit_ptr, $(IFITTOOL))
|
||||||
|
- @printf " UPDATE-FIT Top Swap: set FIT pointer to table\n"
|
||||||
|
- $(IFITTOOL) -f $< -F -n intel_fit_ts -r COREBOOT $(TS_OPTIONS)
|
||||||
|
-
|
||||||
|
-$(call add_intermediate, add_ts_mcu_fit, set_ts_fit_ptr $(IFITTOOL))
|
||||||
|
- @printf " UPDATE-FIT Top Swap: Microcode\n"
|
||||||
|
-ifneq ($(FIT_ENTRY),)
|
||||||
|
- $(IFITTOOL) -f $< -A -n $(FIT_ENTRY) -t 1 -s $(CONFIG_CPU_INTEL_NUM_FIT_ENTRIES) $(TS_OPTIONS) -r COREBOOT
|
||||||
|
-endif # FIT_ENTRY
|
||||||
|
- $(IFITTOOL) -f $< -a -n cpu_microcode_blob.bin -t 1 -s $(CONFIG_CPU_INTEL_NUM_FIT_ENTRIES) $(TS_OPTIONS) -r COREBOOT
|
||||||
|
-
|
||||||
|
-cbfs-files-y += intel_fit_ts
|
||||||
|
-intel_fit_ts-file := fit_table.c:struct
|
||||||
|
-intel_fit_ts-type := intel_fit
|
||||||
|
-intel_fit_ts-align := 16
|
||||||
|
-
|
||||||
|
-endif # CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK
|
||||||
|
-
|
||||||
|
-endif # CONFIG_CPU_MICROCODE_CBFS_NONE
|
||||||
|
-
|
||||||
|
endif # CONFIG_UPDATE_IMAGE
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -1,28 +0,0 @@
|
||||||
From a65797a9e7e610b1c916cb4d275b72848622c218 Mon Sep 17 00:00:00 2001
|
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
Date: Sat, 6 May 2023 15:53:41 -0600
|
|
||||||
Subject: [PATCH 18/22] mb/dell/e6400: Enable 01.0 device in devicetree for
|
|
||||||
dGPU models
|
|
||||||
|
|
||||||
Change-Id: I9b8e5d3cd1e1f64dc87b682b1e045b6342924aed
|
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
---
|
|
||||||
src/mainboard/dell/e6400/devicetree.cb | 2 +-
|
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
|
||||||
|
|
||||||
diff --git a/src/mainboard/dell/e6400/devicetree.cb b/src/mainboard/dell/e6400/devicetree.cb
|
|
||||||
index bb954cbd7b..e9f3915d17 100644
|
|
||||||
--- a/src/mainboard/dell/e6400/devicetree.cb
|
|
||||||
+++ b/src/mainboard/dell/e6400/devicetree.cb
|
|
||||||
@@ -19,7 +19,7 @@ chip northbridge/intel/gm45
|
|
||||||
ops gm45_pci_domain_ops
|
|
||||||
|
|
||||||
device pci 00.0 on end # host bridge
|
|
||||||
- device pci 01.0 off end
|
|
||||||
+ device pci 01.0 on end
|
|
||||||
device pci 02.0 on end # VGA
|
|
||||||
device pci 02.1 on end # Display
|
|
||||||
device pci 03.0 on end # ME
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,61 +0,0 @@
|
||||||
From f0db13a15c76c2947eec8919fd121450048914ce Mon Sep 17 00:00:00 2001
|
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
Date: Sun, 27 Aug 2023 17:36:36 -0600
|
|
||||||
Subject: [PATCH 20/22] ec/dell/mec5035: Add command to enable/disable radios
|
|
||||||
|
|
||||||
These were determined by sniffing the LPC bus while toggling the
|
|
||||||
hardware wireless switch on the Latitude E6400. To differentiate devices
|
|
||||||
options in the vendor BIOS to change which radios the switch controlled
|
|
||||||
were used.
|
|
||||||
|
|
||||||
Change-Id: I173dc197d63cda232dd7ede0cb798ab0a364482b
|
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
---
|
|
||||||
src/ec/dell/mec5035/mec5035.c | 9 +++++++++
|
|
||||||
src/ec/dell/mec5035/mec5035.h | 8 ++++++++
|
|
||||||
2 files changed, 17 insertions(+)
|
|
||||||
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.c b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
index 8da11e5b1c..e0335a4635 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.c
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
@@ -84,6 +84,15 @@ u8 mec5035_mouse_touchpad(u8 setting)
|
|
||||||
return buf[0];
|
|
||||||
}
|
|
||||||
|
|
||||||
+void mec5035_radio_enable(enum mec5035_radio_dev dev, u8 on)
|
|
||||||
+{
|
|
||||||
+ /* From LPC traces and userspace testing with other values,
|
|
||||||
+ the second byte has to be 2 for an unknown reason. */
|
|
||||||
+ u8 buf[3] = {dev, 2, on};
|
|
||||||
+ write_mailbox_regs(buf, 2, 3);
|
|
||||||
+ ec_command(CMD_RADIO_EN);
|
|
||||||
+}
|
|
||||||
+
|
|
||||||
void mec5035_early_init(void)
|
|
||||||
{
|
|
||||||
/* If this isn't sent the EC shuts down the system after about 15
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.h b/src/ec/dell/mec5035/mec5035.h
|
|
||||||
index e7a05b64d4..16512e2cc2 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.h
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.h
|
|
||||||
@@ -16,8 +16,16 @@
|
|
||||||
|
|
||||||
#define CMD_CPU_OK 0xc2
|
|
||||||
|
|
||||||
+#define CMD_RADIO_EN 0x2b
|
|
||||||
+enum mec5035_radio_dev {
|
|
||||||
+ RADIO_WLAN = 0,
|
|
||||||
+ RADIO_WWAN = 1,
|
|
||||||
+ RADIO_WPAN = 2,
|
|
||||||
+};
|
|
||||||
+
|
|
||||||
u8 mec5035_mouse_touchpad(u8 setting);
|
|
||||||
void mec5035_cpu_ok(void);
|
|
||||||
void mec5035_early_init(void);
|
|
||||||
+void mec5035_radio_enable(enum mec5035_radio_dev device, u8 on);
|
|
||||||
|
|
||||||
#endif /* _EC_DELL_MEC5035_H_ */
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,37 +0,0 @@
|
||||||
From 4537c365dae010645404fdb5d2d4e5f478dede67 Mon Sep 17 00:00:00 2001
|
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
Date: Sun, 27 Aug 2023 19:15:37 -0600
|
|
||||||
Subject: [PATCH 21/22] ec/dell/mec5035: Hook up radio enables to option API
|
|
||||||
|
|
||||||
Change-Id: I52de5ea3d24b400a93adee7a6207a4439eac61db
|
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
---
|
|
||||||
src/ec/dell/mec5035/mec5035.c | 5 +++++
|
|
||||||
1 file changed, 5 insertions(+)
|
|
||||||
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.c b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
index e0335a4635..20a33cc0ad 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.c
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
@@ -4,6 +4,7 @@
|
|
||||||
#include <console/console.h>
|
|
||||||
#include <device/device.h>
|
|
||||||
#include <device/pnp.h>
|
|
||||||
+#include <option.h>
|
|
||||||
#include <pc80/keyboard.h>
|
|
||||||
#include <stdint.h>
|
|
||||||
#include "mec5035.h"
|
|
||||||
@@ -108,6 +109,10 @@ static void mec5035_init(struct device *dev)
|
|
||||||
mec5035_mouse_touchpad(TP_PS2_MOUSE);
|
|
||||||
|
|
||||||
pc_keyboard_init(NO_AUX_DEVICE);
|
|
||||||
+
|
|
||||||
+ mec5035_radio_enable(RADIO_WLAN, get_uint_option("wlan", 1));
|
|
||||||
+ mec5035_radio_enable(RADIO_WWAN, get_uint_option("wwan", 1));
|
|
||||||
+ mec5035_radio_enable(RADIO_WPAN, get_uint_option("bluetooth", 1));
|
|
||||||
}
|
|
||||||
|
|
||||||
static struct device_operations ops = {
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,341 +0,0 @@
|
||||||
From f1b5b0051718139cf59ad047d42d1360b8452ec5 Mon Sep 17 00:00:00 2001
|
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
|
||||||
Date: Sun, 29 Oct 2023 01:18:50 +0000
|
|
||||||
Subject: [PATCH 1/1] Revert "Kconfig: Bring HEAP_SIZE to a common, large
|
|
||||||
value"
|
|
||||||
|
|
||||||
This reverts commit 44a48ce7a46c36df69f7b2cf3552bf10fa5f61b6.
|
|
||||||
|
|
||||||
NOTE:
|
|
||||||
|
|
||||||
this is done instead of merging:
|
|
||||||
https://review.coreboot.org/c/coreboot/+/78623
|
|
||||||
|
|
||||||
which is still under review for now
|
|
||||||
|
|
||||||
the patch i'm reverting is this one:
|
|
||||||
https://review.coreboot.org/c/coreboot/+/78270
|
|
||||||
|
|
||||||
this was actually only merged the day before i
|
|
||||||
updated coreboot revs in lbmk to the 12 october rev,
|
|
||||||
so there's no harm in quickly reverting this for now
|
|
||||||
|
|
||||||
however, later on, we will rely on the other patch
|
|
||||||
---
|
|
||||||
src/Kconfig | 3 ++-
|
|
||||||
src/cpu/qemu-x86/Kconfig | 3 +++
|
|
||||||
src/mainboard/sifive/hifive-unleashed/Kconfig | 3 +++
|
|
||||||
src/northbridge/amd/pi/Kconfig | 4 ++++
|
|
||||||
src/soc/amd/picasso/Kconfig | 4 ++++
|
|
||||||
src/soc/amd/stoneyridge/Kconfig | 4 ++++
|
|
||||||
src/soc/cavium/cn81xx/Kconfig | 3 +++
|
|
||||||
src/soc/intel/alderlake/Kconfig | 5 +++++
|
|
||||||
src/soc/intel/apollolake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/cannonlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/elkhartlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/jasperlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/meteorlake/Kconfig | 5 +++++
|
|
||||||
src/soc/intel/skylake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/tigerlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/cpx/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/skx/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/spr/Kconfig | 4 ++++
|
|
||||||
src/soc/qualcomm/ipq40xx/Kconfig | 4 ++++
|
|
||||||
20 files changed, 77 insertions(+), 1 deletion(-)
|
|
||||||
|
|
||||||
diff --git a/src/Kconfig b/src/Kconfig
|
|
||||||
index ae8024089e..1549719dd0 100644
|
|
||||||
--- a/src/Kconfig
|
|
||||||
+++ b/src/Kconfig
|
|
||||||
@@ -751,7 +751,8 @@ config RTC
|
|
||||||
|
|
||||||
config HEAP_SIZE
|
|
||||||
hex
|
|
||||||
- default 0x100000
|
|
||||||
+ default 0x100000 if FLATTENED_DEVICE_TREE
|
|
||||||
+ default 0x4000
|
|
||||||
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
diff --git a/src/cpu/qemu-x86/Kconfig b/src/cpu/qemu-x86/Kconfig
|
|
||||||
index 0fa999e1ac..f3e2c4cea9 100644
|
|
||||||
--- a/src/cpu/qemu-x86/Kconfig
|
|
||||||
+++ b/src/cpu/qemu-x86/Kconfig
|
|
||||||
@@ -35,4 +35,7 @@ config MAX_CPUS
|
|
||||||
default 32 if SMM_TSEG
|
|
||||||
default 4
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
endif
|
|
||||||
diff --git a/src/mainboard/sifive/hifive-unleashed/Kconfig b/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
index 7bc3b0bcbb..7f9300f2a7 100644
|
|
||||||
--- a/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
+++ b/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
@@ -10,6 +10,9 @@ config BOARD_SPECIFIC_OPTIONS
|
|
||||||
select FLATTENED_DEVICE_TREE
|
|
||||||
select SPI_SDCARD
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config MAINBOARD_DIR
|
|
||||||
default "sifive/hifive-unleashed"
|
|
||||||
|
|
||||||
diff --git a/src/northbridge/amd/pi/Kconfig b/src/northbridge/amd/pi/Kconfig
|
|
||||||
index 4ffe82a15f..4518db149b 100644
|
|
||||||
--- a/src/northbridge/amd/pi/Kconfig
|
|
||||||
+++ b/src/northbridge/amd/pi/Kconfig
|
|
||||||
@@ -29,4 +29,8 @@ config HW_MEM_HOLE_SIZEK
|
|
||||||
hex
|
|
||||||
default 0x200000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
endif # NORTHBRIDGE_AMD_PI
|
|
||||||
diff --git a/src/soc/amd/picasso/Kconfig b/src/soc/amd/picasso/Kconfig
|
|
||||||
index c33f287067..796fe4eb13 100644
|
|
||||||
--- a/src/soc/amd/picasso/Kconfig
|
|
||||||
+++ b/src/soc/amd/picasso/Kconfig
|
|
||||||
@@ -264,6 +264,10 @@ config S3_VGA_ROM_RUN
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
config SERIRQ_CONTINUOUS_MODE
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
diff --git a/src/soc/amd/stoneyridge/Kconfig b/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
index 6ff135e6a8..9af7455bae 100644
|
|
||||||
--- a/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
+++ b/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
@@ -152,6 +152,10 @@ config S3_VGA_ROM_RUN
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
config EHCI_BAR
|
|
||||||
hex
|
|
||||||
default 0xfef00000
|
|
||||||
diff --git a/src/soc/cavium/cn81xx/Kconfig b/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
index 77ca97202b..368581f8f1 100644
|
|
||||||
--- a/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
+++ b/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
@@ -30,6 +30,9 @@ config ARCH_ARMV8_EXTENSION
|
|
||||||
int
|
|
||||||
default 1
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
default 0x2000
|
|
||||||
|
|
||||||
diff --git a/src/soc/intel/alderlake/Kconfig b/src/soc/intel/alderlake/Kconfig
|
|
||||||
index 4b960c1d22..82ec8f263e 100644
|
|
||||||
--- a/src/soc/intel/alderlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/alderlake/Kconfig
|
|
||||||
@@ -215,6 +215,11 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000 if BMP_LOGO
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config GFX_GMA_DEFAULT_MMIO
|
|
||||||
default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
|
|
||||||
|
|
||||||
diff --git a/src/soc/intel/apollolake/Kconfig b/src/soc/intel/apollolake/Kconfig
|
|
||||||
index 78ec2987ce..bce935d800 100644
|
|
||||||
--- a/src/soc/intel/apollolake/Kconfig
|
|
||||||
+++ b/src/soc/intel/apollolake/Kconfig
|
|
||||||
@@ -252,6 +252,10 @@ config IFWI_FILE_NAME
|
|
||||||
help
|
|
||||||
Name of file to store in the IFWI region.
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 6
|
|
||||||
diff --git a/src/soc/intel/cannonlake/Kconfig b/src/soc/intel/cannonlake/Kconfig
|
|
||||||
index a42a3c365b..80237f9810 100644
|
|
||||||
--- a/src/soc/intel/cannonlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/cannonlake/Kconfig
|
|
||||||
@@ -160,6 +160,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config NHLT_DMIC_1CH_16B
|
|
||||||
bool
|
|
||||||
depends on ACPI_NHLT
|
|
||||||
diff --git a/src/soc/intel/elkhartlake/Kconfig b/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
index 3361c0ddb9..7f1c767379 100644
|
|
||||||
--- a/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
@@ -104,6 +104,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x0
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 7
|
|
||||||
diff --git a/src/soc/intel/jasperlake/Kconfig b/src/soc/intel/jasperlake/Kconfig
|
|
||||||
index 3d84991e09..ff5def3263 100644
|
|
||||||
--- a/src/soc/intel/jasperlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/jasperlake/Kconfig
|
|
||||||
@@ -106,6 +106,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 8
|
|
||||||
diff --git a/src/soc/intel/meteorlake/Kconfig b/src/soc/intel/meteorlake/Kconfig
|
|
||||||
index 590e8b80e1..48030a1911 100644
|
|
||||||
--- a/src/soc/intel/meteorlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/meteorlake/Kconfig
|
|
||||||
@@ -197,6 +197,11 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000 if BMP_LOGO
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
# Intel recommends reserving the PCIe TBT root port resources as below:
|
|
||||||
# - 42 buses
|
|
||||||
# - 194 MiB Non-prefetchable memory
|
|
||||||
diff --git a/src/soc/intel/skylake/Kconfig b/src/soc/intel/skylake/Kconfig
|
|
||||||
index e0df501460..d6a11363ee 100644
|
|
||||||
--- a/src/soc/intel/skylake/Kconfig
|
|
||||||
+++ b/src/soc/intel/skylake/Kconfig
|
|
||||||
@@ -151,6 +151,10 @@ config EXCLUDE_NATIVE_SD_INTERFACE
|
|
||||||
help
|
|
||||||
If you set this option to n, will not use native SD controller.
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
diff --git a/src/soc/intel/tigerlake/Kconfig b/src/soc/intel/tigerlake/Kconfig
|
|
||||||
index c07a0d8365..0a4b7bfdb8 100644
|
|
||||||
--- a/src/soc/intel/tigerlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/tigerlake/Kconfig
|
|
||||||
@@ -152,6 +152,10 @@ config IED_REGION_SIZE
|
|
||||||
config INTEL_TME
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 24 if SOC_INTEL_TIGERLAKE_PCH_H
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/Kconfig b/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
index e63bee5451..63ced01067 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
@@ -91,6 +91,10 @@ config ECAM_MMCONF_BASE_ADDRESS
|
|
||||||
config ECAM_MMCONF_BUS_NUMBER
|
|
||||||
default 256
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config HPET_MIN_TICKS
|
|
||||||
hex
|
|
||||||
default 0x80
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/cpx/Kconfig b/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
index ac166c3038..f54f7716b6 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
@@ -71,6 +71,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x7C00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
default 0x4000
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/skx/Kconfig b/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
index 5d843878e1..c2c3d4e2e8 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
@@ -55,6 +55,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x7C00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/spr/Kconfig b/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
index 43b87ade14..b1c4c783b7 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
@@ -79,6 +79,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x8c00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
default 0x4000
|
|
||||||
diff --git a/src/soc/qualcomm/ipq40xx/Kconfig b/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
index 0ce92731c0..0eabb00752 100644
|
|
||||||
--- a/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
+++ b/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
@@ -57,4 +57,8 @@ config SBL_UTIL_PATH
|
|
||||||
help
|
|
||||||
Path for utils to combine SBL_ELF and bootblock
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
endif
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,2 +1,2 @@
|
||||||
tree="default"
|
tree="default"
|
||||||
rev="d862695f5f432b5c78dada5f16c293a4c3f9fce6"
|
rev="b6cbfa977f63d57d5d6b9e9f7c1cef30162f575a"
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 3ec06fa2393995b87af1dbc0387c5d3255d5c0db Mon Sep 17 00:00:00 2001
|
From 9615da65cc281155f71c9e59aafba03a5d2752a6 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Wed, 1 Dec 2021 02:53:00 +0000
|
Date: Wed, 1 Dec 2021 02:53:00 +0000
|
||||||
Subject: [PATCH 16/22] fix speedstep on x200/t400: Revert
|
Subject: [PATCH 1/9] fix speedstep on x200/t400: Revert
|
||||||
"cpu/intel/model_1067x: enable PECI"
|
"cpu/intel/model_1067x: enable PECI"
|
||||||
|
|
||||||
This reverts commit 70fea013c7ebd6d85a7806748233fcfd76802f5f.
|
This reverts commit 70fea013c7ebd6d85a7806748233fcfd76802f5f.
|
|
@ -1,7 +1,7 @@
|
||||||
From fdde15b69bd5c8bf54339adf3581a32fa992a503 Mon Sep 17 00:00:00 2001
|
From 7daaafae1b9cd78f324488132753e25bfdbfc9f7 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Mon, 17 Apr 2023 15:49:57 +0100
|
Date: Mon, 17 Apr 2023 15:49:57 +0100
|
||||||
Subject: [PATCH 17/22] GM45-type CPUs: don't enable alternative SMRR
|
Subject: [PATCH 2/9] GM45-type CPUs: don't enable alternative SMRR
|
||||||
|
|
||||||
This reverts the changes in coreboot revision:
|
This reverts the changes in coreboot revision:
|
||||||
df7aecd92643d207feaf7fd840f8835097346644
|
df7aecd92643d207feaf7fd840f8835097346644
|
|
@ -1,8 +1,8 @@
|
||||||
From a65797a9e7e610b1c916cb4d275b72848622c218 Mon Sep 17 00:00:00 2001
|
From e2070df8fe94e3ad4b5d6a544fb7f7fc1b61c5f9 Mon Sep 17 00:00:00 2001
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
From: Nicholas Chin <nic.c3.14@gmail.com>
|
||||||
Date: Sat, 6 May 2023 15:53:41 -0600
|
Date: Sat, 6 May 2023 15:53:41 -0600
|
||||||
Subject: [PATCH 18/22] mb/dell/e6400: Enable 01.0 device in devicetree for
|
Subject: [PATCH 3/9] mb/dell/e6400: Enable 01.0 device in devicetree for dGPU
|
||||||
dGPU models
|
models
|
||||||
|
|
||||||
Change-Id: I9b8e5d3cd1e1f64dc87b682b1e045b6342924aed
|
Change-Id: I9b8e5d3cd1e1f64dc87b682b1e045b6342924aed
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
@ -0,0 +1,39 @@
|
||||||
|
From 52dd181998f9f55b66d38ba05025a4833a1247ba Mon Sep 17 00:00:00 2001
|
||||||
|
From: Nicholas Chin <nic.c3.14@gmail.com>
|
||||||
|
Date: Fri, 12 May 2023 19:55:15 -0600
|
||||||
|
Subject: [PATCH 4/9] Remove warning for coreboot images built without a
|
||||||
|
payload
|
||||||
|
|
||||||
|
I added this in upstream to prevent people from accidentally flashing
|
||||||
|
roms without a payload resulting in a no boot situation, but in
|
||||||
|
libreboot lbmk handles the payload and thus this warning always comes
|
||||||
|
up. This has caused confusion and concern so just patch it out.
|
||||||
|
---
|
||||||
|
payloads/Makefile.mk | 13 +------------
|
||||||
|
1 file changed, 1 insertion(+), 12 deletions(-)
|
||||||
|
|
||||||
|
diff --git a/payloads/Makefile.mk b/payloads/Makefile.mk
|
||||||
|
index a2336aa876..4f1692a873 100644
|
||||||
|
--- a/payloads/Makefile.mk
|
||||||
|
+++ b/payloads/Makefile.mk
|
||||||
|
@@ -49,16 +49,5 @@ distclean-payloads:
|
||||||
|
print-repo-info-payloads:
|
||||||
|
-$(foreach payload, $(PAYLOADS_LIST), $(MAKE) -C $(payload) print-repo-info 2>/dev/null; )
|
||||||
|
|
||||||
|
-ifeq ($(CONFIG_PAYLOAD_NONE),y)
|
||||||
|
-show_notices:: warn_no_payload
|
||||||
|
-endif
|
||||||
|
-
|
||||||
|
-warn_no_payload:
|
||||||
|
- printf "\n\t** WARNING **\n"
|
||||||
|
- printf "coreboot has been built without a payload. Writing\n"
|
||||||
|
- printf "a coreboot image without a payload to your board's\n"
|
||||||
|
- printf "flash chip will result in a non-booting system. You\n"
|
||||||
|
- printf "can use cbfstool to add a payload to the image.\n\n"
|
||||||
|
-
|
||||||
|
.PHONY: force-payload coreinfo nvramcui
|
||||||
|
-.PHONY: clean-payloads distclean-payloads print-repo-info-payloads warn_no_payload
|
||||||
|
+.PHONY: clean-payloads distclean-payloads print-repo-info-payloads
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From cddb709fd01e3e93a7879488d0d4024360e1e3d9 Mon Sep 17 00:00:00 2001
|
From db85939c346436d2a77ad47586edc4cacd48105d Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 22 Oct 2023 15:02:25 +0100
|
Date: Sun, 22 Oct 2023 15:02:25 +0100
|
||||||
Subject: [PATCH 1/1] don't use github for the acpica download
|
Subject: [PATCH 5/9] don't use github for the acpica download
|
||||||
|
|
||||||
i have the tarball from a previous download, and i placed
|
i have the tarball from a previous download, and i placed
|
||||||
it on libreboot rsync, which then got mirrored to princeton.
|
it on libreboot rsync, which then got mirrored to princeton.
|
||||||
|
@ -22,7 +22,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index ebc9fcb49a..a857110b4b 100755
|
index 23a5caf2bb..36565a906c 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -72,7 +72,7 @@ MPFR_BASE_URL="https://ftpmirror.gnu.org/mpfr"
|
@@ -72,7 +72,7 @@ MPFR_BASE_URL="https://ftpmirror.gnu.org/mpfr"
|
|
@ -1,7 +1,7 @@
|
||||||
From 89c47fad6e97fc6a7113ebbdedfcc42ae2b6fc7f Mon Sep 17 00:00:00 2001
|
From 9f1f72d0c9eaeff4f70accffc22c1c2183ebf2e6 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 5 Nov 2023 22:57:08 +0000
|
Date: Sun, 5 Nov 2023 22:57:08 +0000
|
||||||
Subject: [PATCH 1/1] use mirrorservice.org for gcc downloads
|
Subject: [PATCH 6/9] use mirrorservice.org for gcc downloads
|
||||||
|
|
||||||
the gnu.org 302 redirect often fails
|
the gnu.org 302 redirect often fails
|
||||||
|
|
||||||
|
@ -11,7 +11,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 5 insertions(+), 5 deletions(-)
|
1 file changed, 5 insertions(+), 5 deletions(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index 87f80ba7f6..b3aad5df7d 100755
|
index 36565a906c..4d4ca06113 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -67,11 +67,11 @@ NASM_ARCHIVE="nasm-${NASM_VERSION}.tar.bz2"
|
@@ -67,11 +67,11 @@ NASM_ARCHIVE="nasm-${NASM_VERSION}.tar.bz2"
|
|
@ -1,7 +1,7 @@
|
||||||
From e047dc3c95063f27517cd6754e9cbe496ac9313d Mon Sep 17 00:00:00 2001
|
From a8ad22b83fbced140cc2fda699af57de869e2063 Mon Sep 17 00:00:00 2001
|
||||||
From: Angel Pons <th3fanbus@gmail.com>
|
From: Angel Pons <th3fanbus@gmail.com>
|
||||||
Date: Mon, 10 May 2021 22:40:59 +0200
|
Date: Mon, 10 May 2021 22:40:59 +0200
|
||||||
Subject: [PATCH] [NOT FOR MERGE] nb/intel/gm45: Make DDR2 raminit work
|
Subject: [PATCH 7/9] nb/intel/gm45: Make DDR2 raminit work
|
||||||
|
|
||||||
List of changes:
|
List of changes:
|
||||||
- Update some timing and ODT values
|
- Update some timing and ODT values
|
||||||
|
@ -14,12 +14,16 @@ Tested on Toshiba Satellite A300-1ME with two 2 GiB DDR2-800 SO-DIMMs.
|
||||||
Change-Id: Ibaee524b8ff652ddadd66cb0eb680401b988ff7c
|
Change-Id: Ibaee524b8ff652ddadd66cb0eb680401b988ff7c
|
||||||
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
|
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
|
||||||
---
|
---
|
||||||
|
src/northbridge/intel/gm45/gm45.h | 2 +-
|
||||||
|
src/northbridge/intel/gm45/raminit.c | 90 +++++++++++++++++--
|
||||||
|
.../intel/gm45/raminit_rcomp_calibration.c | 27 ++++--
|
||||||
|
3 files changed, 106 insertions(+), 13 deletions(-)
|
||||||
|
|
||||||
diff --git a/src/northbridge/intel/gm45/gm45.h b/src/northbridge/intel/gm45/gm45.h
|
diff --git a/src/northbridge/intel/gm45/gm45.h b/src/northbridge/intel/gm45/gm45.h
|
||||||
index f28c6d1..bdf0432 100644
|
index d929533d92..997f8a0e5a 100644
|
||||||
--- a/src/northbridge/intel/gm45/gm45.h
|
--- a/src/northbridge/intel/gm45/gm45.h
|
||||||
+++ b/src/northbridge/intel/gm45/gm45.h
|
+++ b/src/northbridge/intel/gm45/gm45.h
|
||||||
@@ -419,7 +419,7 @@
|
@@ -419,7 +419,7 @@ void igd_compute_ggc(sysinfo_t *const sysinfo);
|
||||||
int raminit_read_vco_index(void);
|
int raminit_read_vco_index(void);
|
||||||
u32 raminit_get_rank_addr(unsigned int channel, unsigned int rank);
|
u32 raminit_get_rank_addr(unsigned int channel, unsigned int rank);
|
||||||
|
|
||||||
|
@ -29,10 +33,10 @@ index f28c6d1..bdf0432 100644
|
||||||
void raminit_receive_enable_calibration(int ddr_type, const timings_t *, const dimminfo_t *);
|
void raminit_receive_enable_calibration(int ddr_type, const timings_t *, const dimminfo_t *);
|
||||||
void raminit_write_training(const mem_clock_t, const dimminfo_t *, int s3resume);
|
void raminit_write_training(const mem_clock_t, const dimminfo_t *, int s3resume);
|
||||||
diff --git a/src/northbridge/intel/gm45/raminit.c b/src/northbridge/intel/gm45/raminit.c
|
diff --git a/src/northbridge/intel/gm45/raminit.c b/src/northbridge/intel/gm45/raminit.c
|
||||||
index ecada7b..2b8c44e 100644
|
index b7e013959a..df8f46fbbc 100644
|
||||||
--- a/src/northbridge/intel/gm45/raminit.c
|
--- a/src/northbridge/intel/gm45/raminit.c
|
||||||
+++ b/src/northbridge/intel/gm45/raminit.c
|
+++ b/src/northbridge/intel/gm45/raminit.c
|
||||||
@@ -1049,7 +1049,7 @@
|
@@ -1047,7 +1047,7 @@ static void rcomp_initialization(const int spd_type, const stepping_t stepping,
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Perform RCOMP calibration for DDR3. */
|
/* Perform RCOMP calibration for DDR3. */
|
||||||
|
@ -41,7 +45,7 @@ index ecada7b..2b8c44e 100644
|
||||||
|
|
||||||
/* Run initial RCOMP. */
|
/* Run initial RCOMP. */
|
||||||
mchbar_setbits32(0x418, 1 << 17);
|
mchbar_setbits32(0x418, 1 << 17);
|
||||||
@@ -1119,7 +1119,7 @@
|
@@ -1117,7 +1117,7 @@ static void dram_program_timings(const int spd_type, const timings_t *const timi
|
||||||
reg = (reg & ~(0xf << 10)) | (2 << 10);
|
reg = (reg & ~(0xf << 10)) | (2 << 10);
|
||||||
else
|
else
|
||||||
reg = (reg & ~(0xf << 10)) | (3 << 10);
|
reg = (reg & ~(0xf << 10)) | (3 << 10);
|
||||||
|
@ -50,7 +54,7 @@ index ecada7b..2b8c44e 100644
|
||||||
} else if (timings->mem_clock != MEM_CLOCK_1067MT) {
|
} else if (timings->mem_clock != MEM_CLOCK_1067MT) {
|
||||||
reg = (reg & ~(0x7 << 15)) | ((9 - timings->CAS) << 15);
|
reg = (reg & ~(0x7 << 15)) | ((9 - timings->CAS) << 15);
|
||||||
reg = (reg & ~(0xf << 10)) | ((timings->CAS - 3) << 10);
|
reg = (reg & ~(0xf << 10)) | ((timings->CAS - 3) << 10);
|
||||||
@@ -1288,11 +1288,11 @@
|
@@ -1286,11 +1286,11 @@ static void ddr2_odt_setup(const timings_t *const timings, const int sff)
|
||||||
reg = (reg & ~(0xf << (44 - 32))) | (8 << (44 - 32));
|
reg = (reg & ~(0xf << (44 - 32))) | (8 << (44 - 32));
|
||||||
reg = (reg & ~(0xf << (40 - 32))) | (7 << (40 - 32));
|
reg = (reg & ~(0xf << (40 - 32))) | (7 << (40 - 32));
|
||||||
if (timings->mem_clock == MEM_CLOCK_667MT) {
|
if (timings->mem_clock == MEM_CLOCK_667MT) {
|
||||||
|
@ -66,7 +70,7 @@ index ecada7b..2b8c44e 100644
|
||||||
}
|
}
|
||||||
mchbar_write32(CxODT_HIGH(ch), reg);
|
mchbar_write32(CxODT_HIGH(ch), reg);
|
||||||
|
|
||||||
@@ -2217,6 +2217,84 @@
|
@@ -2209,6 +2209,84 @@ void raminit(sysinfo_t *const sysinfo, const int s3resume)
|
||||||
raminit_write_training(timings->mem_clock, dimms, s3resume);
|
raminit_write_training(timings->mem_clock, dimms, s3resume);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
@ -152,10 +156,10 @@ index ecada7b..2b8c44e 100644
|
||||||
|
|
||||||
/* Program final memory map (with real values). */
|
/* Program final memory map (with real values). */
|
||||||
diff --git a/src/northbridge/intel/gm45/raminit_rcomp_calibration.c b/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
diff --git a/src/northbridge/intel/gm45/raminit_rcomp_calibration.c b/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
||||||
index aef863f..b74765f 100644
|
index aef863f05a..b74765fd9c 100644
|
||||||
--- a/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
--- a/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
||||||
+++ b/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
+++ b/src/northbridge/intel/gm45/raminit_rcomp_calibration.c
|
||||||
@@ -161,11 +161,13 @@
|
@@ -161,11 +161,13 @@ static void lookup_and_write(const int a1step,
|
||||||
mchbar += 4;
|
mchbar += 4;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
@ -170,7 +174,7 @@ index aef863f..b74765f 100644
|
||||||
enum {
|
enum {
|
||||||
PULL_UP = 0,
|
PULL_UP = 0,
|
||||||
PULL_DOWN = 1,
|
PULL_DOWN = 1,
|
||||||
@@ -196,6 +198,10 @@
|
@@ -196,6 +198,10 @@ void raminit_rcomp_calibration(const stepping_t stepping) {
|
||||||
reg = mchbar_read32(0x518);
|
reg = mchbar_read32(0x518);
|
||||||
lut_idx[channel][group][PULL_UP] = (reg >> 24) & 0x7f;
|
lut_idx[channel][group][PULL_UP] = (reg >> 24) & 0x7f;
|
||||||
lut_idx[channel][group][PULL_DOWN] = (reg >> 16) & 0x7f;
|
lut_idx[channel][group][PULL_DOWN] = (reg >> 16) & 0x7f;
|
||||||
|
@ -181,7 +185,7 @@ index aef863f..b74765f 100644
|
||||||
}
|
}
|
||||||
/* Cleanup? */
|
/* Cleanup? */
|
||||||
mchbar_setbits32(0x400, 1 << 3);
|
mchbar_setbits32(0x400, 1 << 3);
|
||||||
@@ -216,13 +222,19 @@
|
@@ -216,13 +222,19 @@ void raminit_rcomp_calibration(const stepping_t stepping) {
|
||||||
for (channel = 0; channel < 2; ++channel) {
|
for (channel = 0; channel < 2; ++channel) {
|
||||||
for (group = 0; group < 6; ++group) {
|
for (group = 0; group < 6; ++group) {
|
||||||
for (pu_pd = PULL_DOWN; pu_pd >= PULL_UP; --pu_pd) {
|
for (pu_pd = PULL_DOWN; pu_pd >= PULL_UP; --pu_pd) {
|
||||||
|
@ -206,7 +210,7 @@ index aef863f..b74765f 100644
|
||||||
mchbar += 0x0010;
|
mchbar += 0x0010;
|
||||||
/* Channel B knows only the first two groups. */
|
/* Channel B knows only the first two groups. */
|
||||||
if ((1 == channel) && (1 == group))
|
if ((1 == channel) && (1 == group))
|
||||||
@@ -230,4 +242,7 @@
|
@@ -230,4 +242,7 @@ void raminit_rcomp_calibration(const stepping_t stepping) {
|
||||||
}
|
}
|
||||||
mchbar += 0x0040;
|
mchbar += 0x0040;
|
||||||
}
|
}
|
||||||
|
@ -214,3 +218,6 @@ index aef863f..b74765f 100644
|
||||||
+ mchbar_clrsetbits32(0x4d0, 0x3f << 26, magic_comp[0] << 26);
|
+ mchbar_clrsetbits32(0x4d0, 0x3f << 26, magic_comp[0] << 26);
|
||||||
+ mchbar_clrsetbits32(0x4d0, 0x3f << 20, magic_comp[1] << 20);
|
+ mchbar_clrsetbits32(0x4d0, 0x3f << 20, magic_comp[1] << 20);
|
||||||
}
|
}
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 1116145917035a92cc92a34e6a914a9506d17680 Mon Sep 17 00:00:00 2001
|
From 1d15c4659abe93d7c75be47a56fb69fcf2dfb46b Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Wed, 1 Nov 2023 16:33:11 +0000
|
Date: Wed, 1 Nov 2023 16:33:11 +0000
|
||||||
Subject: [PATCH 1/1] dell/e6400: crank up vram to 256MB (max)
|
Subject: [PATCH 8/9] dell/e6400: crank up vram to 256MB (max)
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
|
@ -1,19 +1,19 @@
|
||||||
From eaec1bbb21283fa409a2d1610688c05a62c7b1bc Mon Sep 17 00:00:00 2001
|
From e570de21e2463cfca9b2ab25ae67efd65f8e3315 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Thu, 12 Oct 2023 01:20:23 +0100
|
Date: Thu, 12 Oct 2023 01:20:23 +0100
|
||||||
Subject: [PATCH 1/1] never enable cpu microcode, even if told to
|
Subject: [PATCH 9/9] never enable cpu microcode, even if told to
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
---
|
---
|
||||||
src/cpu/Makefile.inc | 55 ----------------------------------
|
src/cpu/Makefile.mk | 55 -----------------------------------
|
||||||
src/cpu/intel/fit/Makefile.inc | 31 -------------------
|
src/cpu/intel/fit/Makefile.mk | 31 --------------------
|
||||||
2 files changed, 86 deletions(-)
|
2 files changed, 86 deletions(-)
|
||||||
|
|
||||||
diff --git a/src/cpu/Makefile.inc b/src/cpu/Makefile.inc
|
diff --git a/src/cpu/Makefile.mk b/src/cpu/Makefile.mk
|
||||||
index 12c682d43d..e5fb13b33d 100644
|
index b1c1b1bb3e..571cd1d0e5 100644
|
||||||
--- a/src/cpu/Makefile.inc
|
--- a/src/cpu/Makefile.mk
|
||||||
+++ b/src/cpu/Makefile.inc
|
+++ b/src/cpu/Makefile.mk
|
||||||
@@ -9,61 +9,6 @@ subdirs-$(CONFIG_ARCH_X86) += x86
|
@@ -11,61 +11,6 @@ subdirs-$(CONFIG_ARCH_X86) += x86
|
||||||
subdirs-$(CONFIG_CPU_QEMU_X86) += qemu-x86
|
subdirs-$(CONFIG_CPU_QEMU_X86) += qemu-x86
|
||||||
subdirs-$(CONFIG_CPU_POWER9) += power9
|
subdirs-$(CONFIG_CPU_POWER9) += power9
|
||||||
|
|
||||||
|
@ -75,11 +75,11 @@ index 12c682d43d..e5fb13b33d 100644
|
||||||
ifneq ($(CONFIG_CPU_MICROCODE_CBFS_LOC),)
|
ifneq ($(CONFIG_CPU_MICROCODE_CBFS_LOC),)
|
||||||
cpu_microcode_blob.bin-COREBOOT-position := $(CONFIG_CPU_MICROCODE_CBFS_LOC)
|
cpu_microcode_blob.bin-COREBOOT-position := $(CONFIG_CPU_MICROCODE_CBFS_LOC)
|
||||||
endif
|
endif
|
||||||
diff --git a/src/cpu/intel/fit/Makefile.inc b/src/cpu/intel/fit/Makefile.inc
|
diff --git a/src/cpu/intel/fit/Makefile.mk b/src/cpu/intel/fit/Makefile.mk
|
||||||
index da4549e5d1..c31102872e 100644
|
index a86a22e6d6..edca120c14 100644
|
||||||
--- a/src/cpu/intel/fit/Makefile.inc
|
--- a/src/cpu/intel/fit/Makefile.mk
|
||||||
+++ b/src/cpu/intel/fit/Makefile.inc
|
+++ b/src/cpu/intel/fit/Makefile.mk
|
||||||
@@ -17,35 +17,4 @@ $(call add_intermediate, set_fit_ptr, $(IFITTOOL))
|
@@ -19,35 +19,4 @@ $(call add_intermediate, set_fit_ptr, $(IFITTOOL))
|
||||||
|
|
||||||
FIT_ENTRY=$(call strip_quotes, $(CONFIG_INTEL_TOP_SWAP_FIT_ENTRY_FMAP_REG))
|
FIT_ENTRY=$(call strip_quotes, $(CONFIG_INTEL_TOP_SWAP_FIT_ENTRY_FMAP_REG))
|
||||||
|
|
|
@ -1,61 +0,0 @@
|
||||||
From f0db13a15c76c2947eec8919fd121450048914ce Mon Sep 17 00:00:00 2001
|
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
Date: Sun, 27 Aug 2023 17:36:36 -0600
|
|
||||||
Subject: [PATCH 20/22] ec/dell/mec5035: Add command to enable/disable radios
|
|
||||||
|
|
||||||
These were determined by sniffing the LPC bus while toggling the
|
|
||||||
hardware wireless switch on the Latitude E6400. To differentiate devices
|
|
||||||
options in the vendor BIOS to change which radios the switch controlled
|
|
||||||
were used.
|
|
||||||
|
|
||||||
Change-Id: I173dc197d63cda232dd7ede0cb798ab0a364482b
|
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
---
|
|
||||||
src/ec/dell/mec5035/mec5035.c | 9 +++++++++
|
|
||||||
src/ec/dell/mec5035/mec5035.h | 8 ++++++++
|
|
||||||
2 files changed, 17 insertions(+)
|
|
||||||
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.c b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
index 8da11e5b1c..e0335a4635 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.c
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
@@ -84,6 +84,15 @@ u8 mec5035_mouse_touchpad(u8 setting)
|
|
||||||
return buf[0];
|
|
||||||
}
|
|
||||||
|
|
||||||
+void mec5035_radio_enable(enum mec5035_radio_dev dev, u8 on)
|
|
||||||
+{
|
|
||||||
+ /* From LPC traces and userspace testing with other values,
|
|
||||||
+ the second byte has to be 2 for an unknown reason. */
|
|
||||||
+ u8 buf[3] = {dev, 2, on};
|
|
||||||
+ write_mailbox_regs(buf, 2, 3);
|
|
||||||
+ ec_command(CMD_RADIO_EN);
|
|
||||||
+}
|
|
||||||
+
|
|
||||||
void mec5035_early_init(void)
|
|
||||||
{
|
|
||||||
/* If this isn't sent the EC shuts down the system after about 15
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.h b/src/ec/dell/mec5035/mec5035.h
|
|
||||||
index e7a05b64d4..16512e2cc2 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.h
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.h
|
|
||||||
@@ -16,8 +16,16 @@
|
|
||||||
|
|
||||||
#define CMD_CPU_OK 0xc2
|
|
||||||
|
|
||||||
+#define CMD_RADIO_EN 0x2b
|
|
||||||
+enum mec5035_radio_dev {
|
|
||||||
+ RADIO_WLAN = 0,
|
|
||||||
+ RADIO_WWAN = 1,
|
|
||||||
+ RADIO_WPAN = 2,
|
|
||||||
+};
|
|
||||||
+
|
|
||||||
u8 mec5035_mouse_touchpad(u8 setting);
|
|
||||||
void mec5035_cpu_ok(void);
|
|
||||||
void mec5035_early_init(void);
|
|
||||||
+void mec5035_radio_enable(enum mec5035_radio_dev device, u8 on);
|
|
||||||
|
|
||||||
#endif /* _EC_DELL_MEC5035_H_ */
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,37 +0,0 @@
|
||||||
From 4537c365dae010645404fdb5d2d4e5f478dede67 Mon Sep 17 00:00:00 2001
|
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
Date: Sun, 27 Aug 2023 19:15:37 -0600
|
|
||||||
Subject: [PATCH 21/22] ec/dell/mec5035: Hook up radio enables to option API
|
|
||||||
|
|
||||||
Change-Id: I52de5ea3d24b400a93adee7a6207a4439eac61db
|
|
||||||
Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
|
|
||||||
---
|
|
||||||
src/ec/dell/mec5035/mec5035.c | 5 +++++
|
|
||||||
1 file changed, 5 insertions(+)
|
|
||||||
|
|
||||||
diff --git a/src/ec/dell/mec5035/mec5035.c b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
index e0335a4635..20a33cc0ad 100644
|
|
||||||
--- a/src/ec/dell/mec5035/mec5035.c
|
|
||||||
+++ b/src/ec/dell/mec5035/mec5035.c
|
|
||||||
@@ -4,6 +4,7 @@
|
|
||||||
#include <console/console.h>
|
|
||||||
#include <device/device.h>
|
|
||||||
#include <device/pnp.h>
|
|
||||||
+#include <option.h>
|
|
||||||
#include <pc80/keyboard.h>
|
|
||||||
#include <stdint.h>
|
|
||||||
#include "mec5035.h"
|
|
||||||
@@ -108,6 +109,10 @@ static void mec5035_init(struct device *dev)
|
|
||||||
mec5035_mouse_touchpad(TP_PS2_MOUSE);
|
|
||||||
|
|
||||||
pc_keyboard_init(NO_AUX_DEVICE);
|
|
||||||
+
|
|
||||||
+ mec5035_radio_enable(RADIO_WLAN, get_uint_option("wlan", 1));
|
|
||||||
+ mec5035_radio_enable(RADIO_WWAN, get_uint_option("wwan", 1));
|
|
||||||
+ mec5035_radio_enable(RADIO_WPAN, get_uint_option("bluetooth", 1));
|
|
||||||
}
|
|
||||||
|
|
||||||
static struct device_operations ops = {
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,341 +0,0 @@
|
||||||
From f1b5b0051718139cf59ad047d42d1360b8452ec5 Mon Sep 17 00:00:00 2001
|
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
|
||||||
Date: Sun, 29 Oct 2023 01:18:50 +0000
|
|
||||||
Subject: [PATCH 1/1] Revert "Kconfig: Bring HEAP_SIZE to a common, large
|
|
||||||
value"
|
|
||||||
|
|
||||||
This reverts commit 44a48ce7a46c36df69f7b2cf3552bf10fa5f61b6.
|
|
||||||
|
|
||||||
NOTE:
|
|
||||||
|
|
||||||
this is done instead of merging:
|
|
||||||
https://review.coreboot.org/c/coreboot/+/78623
|
|
||||||
|
|
||||||
which is still under review for now
|
|
||||||
|
|
||||||
the patch i'm reverting is this one:
|
|
||||||
https://review.coreboot.org/c/coreboot/+/78270
|
|
||||||
|
|
||||||
this was actually only merged the day before i
|
|
||||||
updated coreboot revs in lbmk to the 12 october rev,
|
|
||||||
so there's no harm in quickly reverting this for now
|
|
||||||
|
|
||||||
however, later on, we will rely on the other patch
|
|
||||||
---
|
|
||||||
src/Kconfig | 3 ++-
|
|
||||||
src/cpu/qemu-x86/Kconfig | 3 +++
|
|
||||||
src/mainboard/sifive/hifive-unleashed/Kconfig | 3 +++
|
|
||||||
src/northbridge/amd/pi/Kconfig | 4 ++++
|
|
||||||
src/soc/amd/picasso/Kconfig | 4 ++++
|
|
||||||
src/soc/amd/stoneyridge/Kconfig | 4 ++++
|
|
||||||
src/soc/cavium/cn81xx/Kconfig | 3 +++
|
|
||||||
src/soc/intel/alderlake/Kconfig | 5 +++++
|
|
||||||
src/soc/intel/apollolake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/cannonlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/elkhartlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/jasperlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/meteorlake/Kconfig | 5 +++++
|
|
||||||
src/soc/intel/skylake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/tigerlake/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/cpx/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/skx/Kconfig | 4 ++++
|
|
||||||
src/soc/intel/xeon_sp/spr/Kconfig | 4 ++++
|
|
||||||
src/soc/qualcomm/ipq40xx/Kconfig | 4 ++++
|
|
||||||
20 files changed, 77 insertions(+), 1 deletion(-)
|
|
||||||
|
|
||||||
diff --git a/src/Kconfig b/src/Kconfig
|
|
||||||
index ae8024089e..1549719dd0 100644
|
|
||||||
--- a/src/Kconfig
|
|
||||||
+++ b/src/Kconfig
|
|
||||||
@@ -751,7 +751,8 @@ config RTC
|
|
||||||
|
|
||||||
config HEAP_SIZE
|
|
||||||
hex
|
|
||||||
- default 0x100000
|
|
||||||
+ default 0x100000 if FLATTENED_DEVICE_TREE
|
|
||||||
+ default 0x4000
|
|
||||||
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
diff --git a/src/cpu/qemu-x86/Kconfig b/src/cpu/qemu-x86/Kconfig
|
|
||||||
index 0fa999e1ac..f3e2c4cea9 100644
|
|
||||||
--- a/src/cpu/qemu-x86/Kconfig
|
|
||||||
+++ b/src/cpu/qemu-x86/Kconfig
|
|
||||||
@@ -35,4 +35,7 @@ config MAX_CPUS
|
|
||||||
default 32 if SMM_TSEG
|
|
||||||
default 4
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
endif
|
|
||||||
diff --git a/src/mainboard/sifive/hifive-unleashed/Kconfig b/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
index 7bc3b0bcbb..7f9300f2a7 100644
|
|
||||||
--- a/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
+++ b/src/mainboard/sifive/hifive-unleashed/Kconfig
|
|
||||||
@@ -10,6 +10,9 @@ config BOARD_SPECIFIC_OPTIONS
|
|
||||||
select FLATTENED_DEVICE_TREE
|
|
||||||
select SPI_SDCARD
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config MAINBOARD_DIR
|
|
||||||
default "sifive/hifive-unleashed"
|
|
||||||
|
|
||||||
diff --git a/src/northbridge/amd/pi/Kconfig b/src/northbridge/amd/pi/Kconfig
|
|
||||||
index 4ffe82a15f..4518db149b 100644
|
|
||||||
--- a/src/northbridge/amd/pi/Kconfig
|
|
||||||
+++ b/src/northbridge/amd/pi/Kconfig
|
|
||||||
@@ -29,4 +29,8 @@ config HW_MEM_HOLE_SIZEK
|
|
||||||
hex
|
|
||||||
default 0x200000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
endif # NORTHBRIDGE_AMD_PI
|
|
||||||
diff --git a/src/soc/amd/picasso/Kconfig b/src/soc/amd/picasso/Kconfig
|
|
||||||
index c33f287067..796fe4eb13 100644
|
|
||||||
--- a/src/soc/amd/picasso/Kconfig
|
|
||||||
+++ b/src/soc/amd/picasso/Kconfig
|
|
||||||
@@ -264,6 +264,10 @@ config S3_VGA_ROM_RUN
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
config SERIRQ_CONTINUOUS_MODE
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
diff --git a/src/soc/amd/stoneyridge/Kconfig b/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
index 6ff135e6a8..9af7455bae 100644
|
|
||||||
--- a/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
+++ b/src/soc/amd/stoneyridge/Kconfig
|
|
||||||
@@ -152,6 +152,10 @@ config S3_VGA_ROM_RUN
|
|
||||||
bool
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0xc0000
|
|
||||||
+
|
|
||||||
config EHCI_BAR
|
|
||||||
hex
|
|
||||||
default 0xfef00000
|
|
||||||
diff --git a/src/soc/cavium/cn81xx/Kconfig b/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
index 77ca97202b..368581f8f1 100644
|
|
||||||
--- a/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
+++ b/src/soc/cavium/cn81xx/Kconfig
|
|
||||||
@@ -30,6 +30,9 @@ config ARCH_ARMV8_EXTENSION
|
|
||||||
int
|
|
||||||
default 1
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
default 0x2000
|
|
||||||
|
|
||||||
diff --git a/src/soc/intel/alderlake/Kconfig b/src/soc/intel/alderlake/Kconfig
|
|
||||||
index 4b960c1d22..82ec8f263e 100644
|
|
||||||
--- a/src/soc/intel/alderlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/alderlake/Kconfig
|
|
||||||
@@ -215,6 +215,11 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000 if BMP_LOGO
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config GFX_GMA_DEFAULT_MMIO
|
|
||||||
default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
|
|
||||||
|
|
||||||
diff --git a/src/soc/intel/apollolake/Kconfig b/src/soc/intel/apollolake/Kconfig
|
|
||||||
index 78ec2987ce..bce935d800 100644
|
|
||||||
--- a/src/soc/intel/apollolake/Kconfig
|
|
||||||
+++ b/src/soc/intel/apollolake/Kconfig
|
|
||||||
@@ -252,6 +252,10 @@ config IFWI_FILE_NAME
|
|
||||||
help
|
|
||||||
Name of file to store in the IFWI region.
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 6
|
|
||||||
diff --git a/src/soc/intel/cannonlake/Kconfig b/src/soc/intel/cannonlake/Kconfig
|
|
||||||
index a42a3c365b..80237f9810 100644
|
|
||||||
--- a/src/soc/intel/cannonlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/cannonlake/Kconfig
|
|
||||||
@@ -160,6 +160,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config NHLT_DMIC_1CH_16B
|
|
||||||
bool
|
|
||||||
depends on ACPI_NHLT
|
|
||||||
diff --git a/src/soc/intel/elkhartlake/Kconfig b/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
index 3361c0ddb9..7f1c767379 100644
|
|
||||||
--- a/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/elkhartlake/Kconfig
|
|
||||||
@@ -104,6 +104,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x0
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 7
|
|
||||||
diff --git a/src/soc/intel/jasperlake/Kconfig b/src/soc/intel/jasperlake/Kconfig
|
|
||||||
index 3d84991e09..ff5def3263 100644
|
|
||||||
--- a/src/soc/intel/jasperlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/jasperlake/Kconfig
|
|
||||||
@@ -106,6 +106,10 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 8
|
|
||||||
diff --git a/src/soc/intel/meteorlake/Kconfig b/src/soc/intel/meteorlake/Kconfig
|
|
||||||
index 590e8b80e1..48030a1911 100644
|
|
||||||
--- a/src/soc/intel/meteorlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/meteorlake/Kconfig
|
|
||||||
@@ -197,6 +197,11 @@ config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000 if BMP_LOGO
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
# Intel recommends reserving the PCIe TBT root port resources as below:
|
|
||||||
# - 42 buses
|
|
||||||
# - 194 MiB Non-prefetchable memory
|
|
||||||
diff --git a/src/soc/intel/skylake/Kconfig b/src/soc/intel/skylake/Kconfig
|
|
||||||
index e0df501460..d6a11363ee 100644
|
|
||||||
--- a/src/soc/intel/skylake/Kconfig
|
|
||||||
+++ b/src/soc/intel/skylake/Kconfig
|
|
||||||
@@ -151,6 +151,10 @@ config EXCLUDE_NATIVE_SD_INTERFACE
|
|
||||||
help
|
|
||||||
If you set this option to n, will not use native SD controller.
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
diff --git a/src/soc/intel/tigerlake/Kconfig b/src/soc/intel/tigerlake/Kconfig
|
|
||||||
index c07a0d8365..0a4b7bfdb8 100644
|
|
||||||
--- a/src/soc/intel/tigerlake/Kconfig
|
|
||||||
+++ b/src/soc/intel/tigerlake/Kconfig
|
|
||||||
@@ -152,6 +152,10 @@ config IED_REGION_SIZE
|
|
||||||
config INTEL_TME
|
|
||||||
default n
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x10000
|
|
||||||
+
|
|
||||||
config MAX_ROOT_PORTS
|
|
||||||
int
|
|
||||||
default 24 if SOC_INTEL_TIGERLAKE_PCH_H
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/Kconfig b/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
index e63bee5451..63ced01067 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/Kconfig
|
|
||||||
@@ -91,6 +91,10 @@ config ECAM_MMCONF_BASE_ADDRESS
|
|
||||||
config ECAM_MMCONF_BUS_NUMBER
|
|
||||||
default 256
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config HPET_MIN_TICKS
|
|
||||||
hex
|
|
||||||
default 0x80
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/cpx/Kconfig b/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
index ac166c3038..f54f7716b6 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/cpx/Kconfig
|
|
||||||
@@ -71,6 +71,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x7C00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
default 0x4000
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/skx/Kconfig b/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
index 5d843878e1..c2c3d4e2e8 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/skx/Kconfig
|
|
||||||
@@ -55,6 +55,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x7C00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config IED_REGION_SIZE
|
|
||||||
hex
|
|
||||||
default 0x400000
|
|
||||||
diff --git a/src/soc/intel/xeon_sp/spr/Kconfig b/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
index 43b87ade14..b1c4c783b7 100644
|
|
||||||
--- a/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
+++ b/src/soc/intel/xeon_sp/spr/Kconfig
|
|
||||||
@@ -79,6 +79,10 @@ config CPU_MICROCODE_CBFS_LEN
|
|
||||||
hex
|
|
||||||
default 0x8c00
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x80000
|
|
||||||
+
|
|
||||||
config STACK_SIZE
|
|
||||||
hex
|
|
||||||
default 0x4000
|
|
||||||
diff --git a/src/soc/qualcomm/ipq40xx/Kconfig b/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
index 0ce92731c0..0eabb00752 100644
|
|
||||||
--- a/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
+++ b/src/soc/qualcomm/ipq40xx/Kconfig
|
|
||||||
@@ -57,4 +57,8 @@ config SBL_UTIL_PATH
|
|
||||||
help
|
|
||||||
Path for utils to combine SBL_ELF and bootblock
|
|
||||||
|
|
||||||
+config HEAP_SIZE
|
|
||||||
+ hex
|
|
||||||
+ default 0x8000
|
|
||||||
+
|
|
||||||
endif
|
|
||||||
--
|
|
||||||
2.39.2
|
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
tree="dell"
|
tree="dell"
|
||||||
tree_depend="default"
|
tree_depend="default"
|
||||||
xtree="default"
|
xtree="default"
|
||||||
rev="d862695f5f432b5c78dada5f16c293a4c3f9fce6"
|
rev="b6cbfa977f63d57d5d6b9e9f7c1cef30162f575a"
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -148,7 +149,6 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_IFD_BIN_PATH="../../../config/ifd/ich9m/4_ifd"
|
CONFIG_IFD_BIN_PATH="../../../config/ifd/ich9m/4_ifd"
|
||||||
CONFIG_GBE_BIN_PATH="../../../config/ifd/ich9m/gbe"
|
CONFIG_GBE_BIN_PATH="../../../config/ifd/ich9m/gbe"
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -167,7 +167,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_4096=y
|
CONFIG_BOARD_ROMSIZE_KB_4096=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -181,6 +180,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_4096=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=4096
|
CONFIG_COREBOOT_ROMSIZE_KB=4096
|
||||||
|
@ -209,6 +209,7 @@ CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -217,14 +218,15 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0x61256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0x61256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -323,6 +325,8 @@ CONFIG_HAVE_EXP_X86_64_SUPPORT=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -358,7 +362,7 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -369,8 +373,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -400,6 +402,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
|
@ -415,6 +418,10 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
CONFIG_GFX_GMA=y
|
CONFIG_GFX_GMA=y
|
||||||
CONFIG_GFX_GMA_PANEL_1_ON_LVDS=y
|
CONFIG_GFX_GMA_PANEL_1_ON_LVDS=y
|
||||||
CONFIG_GFX_GMA_DYN_CPU=y
|
CONFIG_GFX_GMA_DYN_CPU=y
|
||||||
|
@ -453,6 +460,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -480,6 +488,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -543,6 +552,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -146,7 +147,6 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_IFD_BIN_PATH="../../../config/ifd/ich9m/4_ifd"
|
CONFIG_IFD_BIN_PATH="../../../config/ifd/ich9m/4_ifd"
|
||||||
CONFIG_GBE_BIN_PATH="../../../config/ifd/ich9m/gbe"
|
CONFIG_GBE_BIN_PATH="../../../config/ifd/ich9m/gbe"
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -165,7 +165,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_4096=y
|
CONFIG_BOARD_ROMSIZE_KB_4096=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -179,6 +178,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_4096=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=4096
|
CONFIG_COREBOOT_ROMSIZE_KB=4096
|
||||||
|
@ -207,6 +207,7 @@ CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -215,14 +216,15 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0x61256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0x61256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -321,6 +323,8 @@ CONFIG_HAVE_EXP_X86_64_SUPPORT=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -354,7 +358,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -365,8 +369,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -396,6 +398,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
|
@ -411,6 +414,10 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
CONFIG_GFX_GMA=y
|
CONFIG_GFX_GMA=y
|
||||||
CONFIG_GFX_GMA_PANEL_1_ON_LVDS=y
|
CONFIG_GFX_GMA_PANEL_1_ON_LVDS=y
|
||||||
CONFIG_GFX_GMA_DYN_CPU=y
|
CONFIG_GFX_GMA_DYN_CPU=y
|
||||||
|
@ -449,6 +456,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -476,6 +484,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -539,6 +548,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 7a00638cea41ad939a59fc0e5996959435fbdb7f Mon Sep 17 00:00:00 2001
|
From dede42141890bee0065c46b86a8e23952651239d Mon Sep 17 00:00:00 2001
|
||||||
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
||||||
Date: Sun, 7 Feb 2021 16:40:05 +0100
|
Date: Sun, 7 Feb 2021 16:40:05 +0100
|
||||||
Subject: [PATCH 3/6] Tweak cmos defaults for KCMA-D8 (for a little speed
|
Subject: [PATCH 1/9] Tweak cmos defaults for KCMA-D8 (for a little speed
|
||||||
boost)
|
boost)
|
||||||
|
|
||||||
63xx CPUs have the option to use a reduced latency value inside the crossbar.
|
63xx CPUs have the option to use a reduced latency value inside the crossbar.
|
||||||
|
@ -34,5 +34,5 @@ index 306687157f..4e033d756f 100644
|
||||||
power_on_after_fail=On
|
power_on_after_fail=On
|
||||||
boot_option=Fallback
|
boot_option=Fallback
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From f0aac7261e16adc8e61eca7a506ff2de5112be47 Mon Sep 17 00:00:00 2001
|
From b8520bb9440ff1c6145536c5519a86e6b4c64e69 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 7 May 2021 19:43:32 +0100
|
Date: Fri, 7 May 2021 19:43:32 +0100
|
||||||
Subject: [PATCH 6/6] asus/kgpe-d16: enable lc_cache_partitioning and
|
Subject: [PATCH 2/9] asus/kgpe-d16: enable lc_cache_partitioning and
|
||||||
experimental_memory_speed_boost
|
experimental_memory_speed_boost
|
||||||
|
|
||||||
This really only benefits 63xx opterons which are less reliable in libreboot due
|
This really only benefits 63xx opterons which are less reliable in libreboot due
|
||||||
|
@ -28,5 +28,5 @@ index 7c496a50d7..8a25620e1d 100644
|
||||||
power_on_after_fail=On
|
power_on_after_fail=On
|
||||||
boot_option=Fallback
|
boot_option=Fallback
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From d5dc3f23eb546cf328fdfe1e918afa028fb9cd8c Mon Sep 17 00:00:00 2001
|
From b193eb189926be76a6e6979b158a3d4fe35c846a Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 04:13:52 +0100
|
Date: Sun, 9 Jul 2023 04:13:52 +0100
|
||||||
Subject: [PATCH 1/1] util/cbfstool Makefile: support distclean
|
Subject: [PATCH 3/9] util/cbfstool Makefile: support distclean
|
||||||
|
|
||||||
it just does make-clean
|
it just does make-clean
|
||||||
|
|
||||||
|
@ -37,5 +37,5 @@ index d5321f6959..b8424d7d87 100644
|
||||||
.SILENT:
|
.SILENT:
|
||||||
endif
|
endif
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 4b4b2bdc2cedb3e219c6f90809e5684441b1dafa Mon Sep 17 00:00:00 2001
|
From 0040629068d6e0e340a6ba76a568c27b699c6913 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 04:54:19 +0100
|
Date: Sun, 9 Jul 2023 04:54:19 +0100
|
||||||
Subject: [PATCH 1/1] crossgcc: patch binutils 2.32 for newer hostcc
|
Subject: [PATCH 4/9] crossgcc: patch binutils 2.32 for newer hostcc
|
||||||
|
|
||||||
tested on debian sid as of 9 July 2023
|
tested on debian sid as of 9 July 2023
|
||||||
|
|
||||||
|
@ -33,5 +33,5 @@ index 0000000000..de27a2752a
|
||||||
+ #include "gold-threads.h"
|
+ #include "gold-threads.h"
|
||||||
+
|
+
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 373dd351e374f391c9e2048e5f3e535267a04719 Mon Sep 17 00:00:00 2001
|
From 200c943bb5f39d5455d9a6836116349773c86578 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 19:37:39 +0100
|
Date: Sun, 9 Jul 2023 19:37:39 +0100
|
||||||
Subject: [PATCH 1/1] fix crossgcc/acpica build on newer hostcc
|
Subject: [PATCH 5/9] fix crossgcc/acpica build on newer hostcc
|
||||||
|
|
||||||
Changes made to acpica/iasl:
|
Changes made to acpica/iasl:
|
||||||
|
|
||||||
|
@ -104,5 +104,5 @@ index 0000000000..8de47245bd
|
||||||
+2.40.1
|
+2.40.1
|
||||||
+
|
+
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From ba94a3f27a26d181291b5908bdd627be375eb606 Mon Sep 17 00:00:00 2001
|
From 1071d59eb4d2a5cb36f3c670119aadb838eb6a85 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 16 Jul 2023 00:44:22 +0100
|
Date: Sun, 16 Jul 2023 00:44:22 +0100
|
||||||
Subject: [PATCH 1/1] coreboot/fam15h: use new upstream for acpica
|
Subject: [PATCH 6/9] coreboot/fam15h: use new upstream for acpica
|
||||||
|
|
||||||
the original upstream died
|
the original upstream died
|
||||||
|
|
||||||
|
@ -21,7 +21,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index b75b90a877..e3efa722f1 100755
|
index b75b90a877..4b838208bb 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -73,7 +73,7 @@ MPC_ARCHIVE="https://ftpmirror.gnu.org/mpc/mpc-${MPC_VERSION}.tar.gz"
|
@@ -73,7 +73,7 @@ MPC_ARCHIVE="https://ftpmirror.gnu.org/mpc/mpc-${MPC_VERSION}.tar.gz"
|
||||||
|
@ -34,5 +34,5 @@ index b75b90a877..e3efa722f1 100755
|
||||||
EXPAT_ARCHIVE="https://downloads.sourceforge.net/sourceforge/expat/expat-${EXPAT_VERSION}.tar.bz2"
|
EXPAT_ARCHIVE="https://downloads.sourceforge.net/sourceforge/expat/expat-${EXPAT_VERSION}.tar.bz2"
|
||||||
# CLANG toolchain archive locations
|
# CLANG toolchain archive locations
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 5358f0adc28bb1300162aa6bcfaa45aea69970d0 Mon Sep 17 00:00:00 2001
|
From 68434f686e36d7e245e3d49c2851fcc4e319a857 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 5 Nov 2023 23:08:43 +0000
|
Date: Sun, 5 Nov 2023 23:08:43 +0000
|
||||||
Subject: [PATCH 1/1] use mirrorservire.org for gcc downloads
|
Subject: [PATCH 7/9] use mirrorservire.org for gcc downloads
|
||||||
|
|
||||||
the gnu.org 302 redirect often fails
|
the gnu.org 302 redirect often fails
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 5ec265deac0da077c9b1e23fc52abe1b5f0696b5 Mon Sep 17 00:00:00 2001
|
From b11feca5893a2fdc3a0c0e6ccbd6084f60be6ab3 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sat, 13 Jan 2024 14:57:46 +0000
|
Date: Sat, 13 Jan 2024 14:57:46 +0000
|
||||||
Subject: [PATCH 1/1] buildgcc: don't treat binutil warnings as errors
|
Subject: [PATCH 8/9] buildgcc: don't treat binutil warnings as errors
|
||||||
|
|
||||||
binutils 2.32 has too many build warnings on modern toolchains,
|
binutils 2.32 has too many build warnings on modern toolchains,
|
||||||
and newer gcc versions are much more pedantic about warnings,
|
and newer gcc versions are much more pedantic about warnings,
|
||||||
|
@ -18,7 +18,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index 505cd7484c..6f1953e68d 100755
|
index 438fb5a59f..0ad1980104 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -719,7 +719,7 @@ build_BINUTILS() {
|
@@ -719,7 +719,7 @@ build_BINUTILS() {
|
|
@ -1,7 +1,7 @@
|
||||||
From 2b1d40b970d9cbbb4f8fe30679e9b6909aa3d99a Mon Sep 17 00:00:00 2001
|
From 857b0f7beca46cc93b06d580f2b641a7742df597 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Thu, 6 May 2021 17:07:06 +0100
|
Date: Thu, 6 May 2021 17:07:06 +0100
|
||||||
Subject: [PATCH 4/6] Do not use microcode updates on AMD platforms
|
Subject: [PATCH 9/9] Do not use microcode updates on AMD platforms
|
||||||
|
|
||||||
Coreboot is hardcoding the use of microcode updates on some platforms.
|
Coreboot is hardcoding the use of microcode updates on some platforms.
|
||||||
|
|
||||||
|
@ -14,10 +14,10 @@ not be used.
|
||||||
3 files changed, 2 insertions(+), 61 deletions(-)
|
3 files changed, 2 insertions(+), 61 deletions(-)
|
||||||
|
|
||||||
diff --git a/src/cpu/Makefile.inc b/src/cpu/Makefile.inc
|
diff --git a/src/cpu/Makefile.inc b/src/cpu/Makefile.inc
|
||||||
index b80c30d72b..e7909d32ed 100644
|
index 66ee2f9169..dcf02d5f67 100644
|
||||||
--- a/src/cpu/Makefile.inc
|
--- a/src/cpu/Makefile.inc
|
||||||
+++ b/src/cpu/Makefile.inc
|
+++ b/src/cpu/Makefile.inc
|
||||||
@@ -14,54 +14,4 @@ $(eval $(call create_class_compiler,cpu_microcode,x86_32))
|
@@ -16,54 +16,4 @@ $(eval $(call create_class_compiler,cpu_microcode,x86_32))
|
||||||
## Rules for building the microcode blob in CBFS
|
## Rules for building the microcode blob in CBFS
|
||||||
################################################################################
|
################################################################################
|
||||||
|
|
||||||
|
@ -104,5 +104,5 @@ index 7035323026..e0029f562d 100644
|
||||||
-microcode_amd_fam15h.bin-type := microcode
|
-microcode_amd_fam15h.bin-type := microcode
|
||||||
+# Microcode deleted in this version of coreboot.
|
+# Microcode deleted in this version of coreboot.
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 8f2988cba4fffef1bd4f65e123c76bf4b7a18672 Mon Sep 17 00:00:00 2001
|
From 80db97601779457d5044acbd085e85f05c46575d Mon Sep 17 00:00:00 2001
|
||||||
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
||||||
Date: Sun, 7 Feb 2021 15:29:40 +0100
|
Date: Sun, 7 Feb 2021 15:29:40 +0100
|
||||||
Subject: [PATCH 1/6] Revert "Revert "nb/amd/mct_ddr3: Fix RDIMM training
|
Subject: [PATCH 01/10] Revert "Revert "nb/amd/mct_ddr3: Fix RDIMM training
|
||||||
failure on Fam15h" (fixes a bug that prevent certain RAM modules from
|
failure on Fam15h" (fixes a bug that prevent certain RAM modules from
|
||||||
booting)
|
booting)
|
||||||
|
|
||||||
|
@ -27,5 +27,5 @@ index ddaaaab8d5..3b07786b91 100644
|
||||||
if (pDCTstat->Status & (1 << SB_Registered)) {
|
if (pDCTstat->Status & (1 << SB_Registered)) {
|
||||||
misc2 |= 1 << SubMemclkRegDly;
|
misc2 |= 1 << SubMemclkRegDly;
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 7a00638cea41ad939a59fc0e5996959435fbdb7f Mon Sep 17 00:00:00 2001
|
From 744c3c7f81c015a96f8d5feeece86f622ca85604 Mon Sep 17 00:00:00 2001
|
||||||
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
From: "D.d.P.F. Lombard" <lombard@lombards.xyz>
|
||||||
Date: Sun, 7 Feb 2021 16:40:05 +0100
|
Date: Sun, 7 Feb 2021 16:40:05 +0100
|
||||||
Subject: [PATCH 3/6] Tweak cmos defaults for KCMA-D8 (for a little speed
|
Subject: [PATCH 02/10] Tweak cmos defaults for KCMA-D8 (for a little speed
|
||||||
boost)
|
boost)
|
||||||
|
|
||||||
63xx CPUs have the option to use a reduced latency value inside the crossbar.
|
63xx CPUs have the option to use a reduced latency value inside the crossbar.
|
||||||
|
@ -34,5 +34,5 @@ index 306687157f..4e033d756f 100644
|
||||||
power_on_after_fail=On
|
power_on_after_fail=On
|
||||||
boot_option=Fallback
|
boot_option=Fallback
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From f0aac7261e16adc8e61eca7a506ff2de5112be47 Mon Sep 17 00:00:00 2001
|
From f8eb43796090965baef1c6f75aa438e2918bf2e1 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Fri, 7 May 2021 19:43:32 +0100
|
Date: Fri, 7 May 2021 19:43:32 +0100
|
||||||
Subject: [PATCH 6/6] asus/kgpe-d16: enable lc_cache_partitioning and
|
Subject: [PATCH 03/10] asus/kgpe-d16: enable lc_cache_partitioning and
|
||||||
experimental_memory_speed_boost
|
experimental_memory_speed_boost
|
||||||
|
|
||||||
This really only benefits 63xx opterons which are less reliable in libreboot due
|
This really only benefits 63xx opterons which are less reliable in libreboot due
|
||||||
|
@ -28,5 +28,5 @@ index 7c496a50d7..8a25620e1d 100644
|
||||||
power_on_after_fail=On
|
power_on_after_fail=On
|
||||||
boot_option=Fallback
|
boot_option=Fallback
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From d5dc3f23eb546cf328fdfe1e918afa028fb9cd8c Mon Sep 17 00:00:00 2001
|
From e56750af2637fe078d4b6c4a17f936f9cd8a8768 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 04:13:52 +0100
|
Date: Sun, 9 Jul 2023 04:13:52 +0100
|
||||||
Subject: [PATCH 1/1] util/cbfstool Makefile: support distclean
|
Subject: [PATCH 04/10] util/cbfstool Makefile: support distclean
|
||||||
|
|
||||||
it just does make-clean
|
it just does make-clean
|
||||||
|
|
||||||
|
@ -37,5 +37,5 @@ index d5321f6959..b8424d7d87 100644
|
||||||
.SILENT:
|
.SILENT:
|
||||||
endif
|
endif
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 4b4b2bdc2cedb3e219c6f90809e5684441b1dafa Mon Sep 17 00:00:00 2001
|
From cc9d7de95387eb607ef78240ff0a7bf71127cb1e Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 04:54:19 +0100
|
Date: Sun, 9 Jul 2023 04:54:19 +0100
|
||||||
Subject: [PATCH 1/1] crossgcc: patch binutils 2.32 for newer hostcc
|
Subject: [PATCH 05/10] crossgcc: patch binutils 2.32 for newer hostcc
|
||||||
|
|
||||||
tested on debian sid as of 9 July 2023
|
tested on debian sid as of 9 July 2023
|
||||||
|
|
||||||
|
@ -33,5 +33,5 @@ index 0000000000..de27a2752a
|
||||||
+ #include "gold-threads.h"
|
+ #include "gold-threads.h"
|
||||||
+
|
+
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 373dd351e374f391c9e2048e5f3e535267a04719 Mon Sep 17 00:00:00 2001
|
From 473918ced4ce1f1e1eac54335495a4bb865a93e1 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 9 Jul 2023 19:37:39 +0100
|
Date: Sun, 9 Jul 2023 19:37:39 +0100
|
||||||
Subject: [PATCH 1/1] fix crossgcc/acpica build on newer hostcc
|
Subject: [PATCH 06/10] fix crossgcc/acpica build on newer hostcc
|
||||||
|
|
||||||
Changes made to acpica/iasl:
|
Changes made to acpica/iasl:
|
||||||
|
|
||||||
|
@ -104,5 +104,5 @@ index 0000000000..8de47245bd
|
||||||
+2.40.1
|
+2.40.1
|
||||||
+
|
+
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From ba94a3f27a26d181291b5908bdd627be375eb606 Mon Sep 17 00:00:00 2001
|
From 8be51d32c574e52cafed06c4e8772ad3eb4338ca Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 16 Jul 2023 00:44:22 +0100
|
Date: Sun, 16 Jul 2023 00:44:22 +0100
|
||||||
Subject: [PATCH 1/1] coreboot/fam15h: use new upstream for acpica
|
Subject: [PATCH 07/10] coreboot/fam15h: use new upstream for acpica
|
||||||
|
|
||||||
the original upstream died
|
the original upstream died
|
||||||
|
|
||||||
|
@ -21,7 +21,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index b75b90a877..e3efa722f1 100755
|
index b75b90a877..4b838208bb 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -73,7 +73,7 @@ MPC_ARCHIVE="https://ftpmirror.gnu.org/mpc/mpc-${MPC_VERSION}.tar.gz"
|
@@ -73,7 +73,7 @@ MPC_ARCHIVE="https://ftpmirror.gnu.org/mpc/mpc-${MPC_VERSION}.tar.gz"
|
||||||
|
@ -34,5 +34,5 @@ index b75b90a877..e3efa722f1 100755
|
||||||
EXPAT_ARCHIVE="https://downloads.sourceforge.net/sourceforge/expat/expat-${EXPAT_VERSION}.tar.bz2"
|
EXPAT_ARCHIVE="https://downloads.sourceforge.net/sourceforge/expat/expat-${EXPAT_VERSION}.tar.bz2"
|
||||||
# CLANG toolchain archive locations
|
# CLANG toolchain archive locations
|
||||||
--
|
--
|
||||||
2.40.1
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 5358f0adc28bb1300162aa6bcfaa45aea69970d0 Mon Sep 17 00:00:00 2001
|
From 2c19c93059bc8c8970f6c4ea1647396e032a60fa Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sun, 5 Nov 2023 23:08:43 +0000
|
Date: Sun, 5 Nov 2023 23:08:43 +0000
|
||||||
Subject: [PATCH 1/1] use mirrorservire.org for gcc downloads
|
Subject: [PATCH 08/10] use mirrorservire.org for gcc downloads
|
||||||
|
|
||||||
the gnu.org 302 redirect often fails
|
the gnu.org 302 redirect often fails
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 5ec265deac0da077c9b1e23fc52abe1b5f0696b5 Mon Sep 17 00:00:00 2001
|
From 32909c251a2e3bd771b8f0036b91402369c9724d Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Sat, 13 Jan 2024 14:57:46 +0000
|
Date: Sat, 13 Jan 2024 14:57:46 +0000
|
||||||
Subject: [PATCH 1/1] buildgcc: don't treat binutil warnings as errors
|
Subject: [PATCH 09/10] buildgcc: don't treat binutil warnings as errors
|
||||||
|
|
||||||
binutils 2.32 has too many build warnings on modern toolchains,
|
binutils 2.32 has too many build warnings on modern toolchains,
|
||||||
and newer gcc versions are much more pedantic about warnings,
|
and newer gcc versions are much more pedantic about warnings,
|
||||||
|
@ -18,7 +18,7 @@ Signed-off-by: Leah Rowe <leah@libreboot.org>
|
||||||
1 file changed, 1 insertion(+), 1 deletion(-)
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
index 505cd7484c..6f1953e68d 100755
|
index 438fb5a59f..0ad1980104 100755
|
||||||
--- a/util/crossgcc/buildgcc
|
--- a/util/crossgcc/buildgcc
|
||||||
+++ b/util/crossgcc/buildgcc
|
+++ b/util/crossgcc/buildgcc
|
||||||
@@ -719,7 +719,7 @@ build_BINUTILS() {
|
@@ -719,7 +719,7 @@ build_BINUTILS() {
|
|
@ -1,7 +1,7 @@
|
||||||
From 2b1d40b970d9cbbb4f8fe30679e9b6909aa3d99a Mon Sep 17 00:00:00 2001
|
From 9cd31ddc0614247bfe2ee5d51f304667b84306c7 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <leah@libreboot.org>
|
||||||
Date: Thu, 6 May 2021 17:07:06 +0100
|
Date: Thu, 6 May 2021 17:07:06 +0100
|
||||||
Subject: [PATCH 4/6] Do not use microcode updates on AMD platforms
|
Subject: [PATCH 10/10] Do not use microcode updates on AMD platforms
|
||||||
|
|
||||||
Coreboot is hardcoding the use of microcode updates on some platforms.
|
Coreboot is hardcoding the use of microcode updates on some platforms.
|
||||||
|
|
||||||
|
@ -14,10 +14,10 @@ not be used.
|
||||||
3 files changed, 2 insertions(+), 61 deletions(-)
|
3 files changed, 2 insertions(+), 61 deletions(-)
|
||||||
|
|
||||||
diff --git a/src/cpu/Makefile.inc b/src/cpu/Makefile.inc
|
diff --git a/src/cpu/Makefile.inc b/src/cpu/Makefile.inc
|
||||||
index b80c30d72b..e7909d32ed 100644
|
index 66ee2f9169..dcf02d5f67 100644
|
||||||
--- a/src/cpu/Makefile.inc
|
--- a/src/cpu/Makefile.inc
|
||||||
+++ b/src/cpu/Makefile.inc
|
+++ b/src/cpu/Makefile.inc
|
||||||
@@ -14,54 +14,4 @@ $(eval $(call create_class_compiler,cpu_microcode,x86_32))
|
@@ -16,54 +16,4 @@ $(eval $(call create_class_compiler,cpu_microcode,x86_32))
|
||||||
## Rules for building the microcode blob in CBFS
|
## Rules for building the microcode blob in CBFS
|
||||||
################################################################################
|
################################################################################
|
||||||
|
|
||||||
|
@ -104,5 +104,5 @@ index 7035323026..e0029f562d 100644
|
||||||
-microcode_amd_fam15h.bin-type := microcode
|
-microcode_amd_fam15h.bin-type := microcode
|
||||||
+# Microcode deleted in this version of coreboot.
|
+# Microcode deleted in this version of coreboot.
|
||||||
--
|
--
|
||||||
2.25.1
|
2.39.2
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -143,7 +144,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -163,7 +163,6 @@ CONFIG_PCIEXP_CLK_PM=y
|
||||||
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_2048=y
|
CONFIG_BOARD_ROMSIZE_KB_2048=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -177,6 +176,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_2048=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=2048
|
CONFIG_COREBOOT_ROMSIZE_KB=2048
|
||||||
|
@ -203,6 +203,7 @@ CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -211,14 +212,15 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -318,6 +320,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -351,7 +355,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -362,8 +366,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -396,6 +398,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
|
@ -409,6 +412,10 @@ CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
CONFIG_DRIVERS_I2C_CK505=y
|
CONFIG_DRIVERS_I2C_CK505=y
|
||||||
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
CONFIG_GFX_GMA=y
|
CONFIG_GFX_GMA=y
|
||||||
CONFIG_GFX_GMA_DYN_CPU=y
|
CONFIG_GFX_GMA_DYN_CPU=y
|
||||||
CONFIG_GFX_GMA_GENERATION="G45"
|
CONFIG_GFX_GMA_GENERATION="G45"
|
||||||
|
@ -446,6 +453,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -472,6 +480,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -535,6 +544,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -143,7 +144,6 @@ CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -163,7 +163,6 @@ CONFIG_PCIEXP_CLK_PM=y
|
||||||
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_2048=y
|
CONFIG_BOARD_ROMSIZE_KB_2048=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -177,6 +176,7 @@ CONFIG_BOARD_ROMSIZE_KB_2048=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB_16384=y
|
CONFIG_COREBOOT_ROMSIZE_KB_16384=y
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=16384
|
CONFIG_COREBOOT_ROMSIZE_KB=16384
|
||||||
|
@ -203,6 +203,7 @@ CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -211,14 +212,15 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -318,6 +320,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -351,7 +355,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -362,8 +366,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -396,6 +398,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
|
@ -409,6 +412,10 @@ CONFIG_HAVE_USBDEBUG_OPTIONS=y
|
||||||
CONFIG_DRIVERS_I2C_CK505=y
|
CONFIG_DRIVERS_I2C_CK505=y
|
||||||
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
CONFIG_GFX_GMA=y
|
CONFIG_GFX_GMA=y
|
||||||
CONFIG_GFX_GMA_DYN_CPU=y
|
CONFIG_GFX_GMA_DYN_CPU=y
|
||||||
CONFIG_GFX_GMA_GENERATION="G45"
|
CONFIG_GFX_GMA_GENERATION="G45"
|
||||||
|
@ -446,6 +453,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -472,6 +480,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -535,6 +544,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -22,6 +22,7 @@ CONFIG_USE_OPTION_TABLE=y
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
CONFIG_STATIC_OPTION_TABLE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
CONFIG_COLLECT_TIMESTAMPS=y
|
CONFIG_COLLECT_TIMESTAMPS=y
|
||||||
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
# CONFIG_TIMESTAMPS_ON_CONSOLE is not set
|
||||||
|
@ -151,7 +152,6 @@ CONFIG_BOARD_GIGABYTE_GA_G41M_ES2L=y
|
||||||
# CONFIG_BOARD_GIGABYTE_GA_H61M_DS2V is not set
|
# CONFIG_BOARD_GIGABYTE_GA_H61M_DS2V is not set
|
||||||
# CONFIG_BOARD_GIGABYTE_GA_H61MA_D3V is not set
|
# CONFIG_BOARD_GIGABYTE_GA_H61MA_D3V is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
|
@ -170,7 +170,6 @@ CONFIG_PCIEXP_CLK_PM=y
|
||||||
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
CONFIG_GFX_GMA_PANEL_1_ON_EDP=y
|
||||||
# CONFIG_DRIVERS_UART_8250IO is not set
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
CONFIG_BOARD_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -184,6 +183,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_1024=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=1024
|
CONFIG_COREBOOT_ROMSIZE_KB=1024
|
||||||
|
@ -210,6 +210,7 @@ CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
# CONFIG_USE_EXP_X86_64_SUPPORT is not set
|
||||||
|
CONFIG_PRERAM_CBFS_CACHE_SIZE=0x0
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
CONFIG_ACPI_CPU_STRING="CP%02X"
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
@ -218,17 +219,18 @@ CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
CONFIG_BOOTBLOCK_IN_CBFS=y
|
CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_SOC_PHYSICAL_ADDRESS_WIDTH=0
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -324,6 +326,8 @@ CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_SIPI_VECTOR_IN_ROM=y
|
CONFIG_SIPI_VECTOR_IN_ROM=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
|
CONFIG_POSTRAM_CBFS_CACHE_IN_BSS=y
|
||||||
|
CONFIG_RAMSTAGE_CBFS_CACHE_SIZE=0x4000
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
CONFIG_HAVE_CMOS_DEFAULT=y
|
CONFIG_HAVE_CMOS_DEFAULT=y
|
||||||
CONFIG_POSTCAR_STAGE=y
|
CONFIG_POSTCAR_STAGE=y
|
||||||
|
@ -357,7 +361,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_HDA_CODEC_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x10000000
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
CONFIG_PCI_ALLOW_BUS_MASTER=y
|
||||||
|
@ -368,8 +372,6 @@ CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -404,6 +406,7 @@ CONFIG_SPI_FLASH_EON=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
|
CONFIG_SPI_FLASH_ISSI=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -415,6 +418,10 @@ CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_DRIVERS_GENESYSLOGIC_GL9763E is not set
|
# CONFIG_DRIVERS_GENESYSLOGIC_GL9763E is not set
|
||||||
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
# CONFIG_DRIVERS_I2C_MAX98396 is not set
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_LZMA=y
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_LZ4 is not set
|
||||||
|
# CONFIG_VBT_CBFS_COMPRESSION_NONE is not set
|
||||||
|
CONFIG_VBT_CBFS_COMPRESSION_ALGORITHM="lzma"
|
||||||
CONFIG_GFX_GMA=y
|
CONFIG_GFX_GMA=y
|
||||||
CONFIG_GFX_GMA_DYN_CPU=y
|
CONFIG_GFX_GMA_DYN_CPU=y
|
||||||
CONFIG_GFX_GMA_GENERATION="G45"
|
CONFIG_GFX_GMA_GENERATION="G45"
|
||||||
|
@ -452,6 +459,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -479,6 +487,7 @@ CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -542,6 +551,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# CONFIG_DISPLAY_MTRRS is not set
|
# CONFIG_DISPLAY_MTRRS is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -21,6 +21,7 @@ CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_COMPRESS_PRERAM_STAGES=y
|
CONFIG_COMPRESS_PRERAM_STAGES=y
|
||||||
CONFIG_COMPRESS_BOOTBLOCK=y
|
CONFIG_COMPRESS_BOOTBLOCK=y
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
# CONFIG_COLLECT_TIMESTAMPS is not set
|
# CONFIG_COLLECT_TIMESTAMPS is not set
|
||||||
# CONFIG_USE_BLOBS is not set
|
# CONFIG_USE_BLOBS is not set
|
||||||
|
@ -148,6 +149,11 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_TRICKY is not set
|
# CONFIG_BOARD_GOOGLE_TRICKY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_ZAKO is not set
|
# CONFIG_BOARD_GOOGLE_ZAKO is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Brox
|
||||||
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_BROX is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Brya
|
# Brya
|
||||||
#
|
#
|
||||||
|
@ -183,7 +189,6 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_OSIRIS is not set
|
# CONFIG_BOARD_GOOGLE_OSIRIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PIRRHA is not set
|
# CONFIG_BOARD_GOOGLE_PIRRHA is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PRIMUS is not set
|
# CONFIG_BOARD_GOOGLE_PRIMUS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PRIMUS4ES is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_PUJJO is not set
|
# CONFIG_BOARD_GOOGLE_PUJJO is not set
|
||||||
# CONFIG_BOARD_GOOGLE_QUANDISO is not set
|
# CONFIG_BOARD_GOOGLE_QUANDISO is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REDRIX is not set
|
# CONFIG_BOARD_GOOGLE_REDRIX is not set
|
||||||
|
@ -202,6 +207,8 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_ZYDRON is not set
|
# CONFIG_BOARD_GOOGLE_ZYDRON is not set
|
||||||
# CONFIG_BOARD_GOOGLE_NOKRIS is not set
|
# CONFIG_BOARD_GOOGLE_NOKRIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DOCHI is not set
|
# CONFIG_BOARD_GOOGLE_DOCHI is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ANRAGGAR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_XOL is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Butterfly
|
# Butterfly
|
||||||
|
@ -229,6 +236,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_KRABBY is not set
|
# CONFIG_BOARD_GOOGLE_KRABBY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_TENTACRUEL is not set
|
# CONFIG_BOARD_GOOGLE_TENTACRUEL is not set
|
||||||
# CONFIG_BOARD_GOOGLE_MAGIKARP is not set
|
# CONFIG_BOARD_GOOGLE_MAGIKARP is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_CHINCHOU is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Staryu
|
# Staryu
|
||||||
|
@ -288,6 +296,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_TARANZA is not set
|
# CONFIG_BOARD_GOOGLE_TARANZA is not set
|
||||||
# CONFIG_BOARD_GOOGLE_BOXY is not set
|
# CONFIG_BOARD_GOOGLE_BOXY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DEXI is not set
|
# CONFIG_BOARD_GOOGLE_DEXI is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DITA is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Drallion
|
# Drallion
|
||||||
|
@ -320,6 +329,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# Geralt
|
# Geralt
|
||||||
#
|
#
|
||||||
# CONFIG_BOARD_GOOGLE_GERALT is not set
|
# CONFIG_BOARD_GOOGLE_GERALT is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_CIRI is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Glados
|
# Glados
|
||||||
|
@ -345,9 +355,9 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
#
|
#
|
||||||
# Guybrush
|
# Guybrush
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEWATT is not set
|
||||||
# CONFIG_BOARD_GOOGLE_GUYBRUSH is not set
|
# CONFIG_BOARD_GOOGLE_GUYBRUSH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_NIPPERKIN is not set
|
# CONFIG_BOARD_GOOGLE_NIPPERKIN is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DEWATT is not set
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# Hatch
|
# Hatch
|
||||||
|
@ -367,10 +377,15 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
#
|
#
|
||||||
# Herobrine
|
# Herobrine
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_HEROBRINE is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_HEROBRINE_REV0 is not set
|
||||||
# (Herobrine requires 'Allow QC blobs repository')
|
# CONFIG_BOARD_GOOGLE_SENOR is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_PIGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_HOGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_VILLAGER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_EVOKER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ZOGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ZOMBIE is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Jecht
|
# Jecht
|
||||||
|
@ -551,6 +566,8 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
# CONFIG_BOARD_GOOGLE_REX_EC_ISH is not set
|
# CONFIG_BOARD_GOOGLE_REX_EC_ISH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_OVIS is not set
|
# CONFIG_BOARD_GOOGLE_OVIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_OVIS4ES is not set
|
# CONFIG_BOARD_GOOGLE_OVIS4ES is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEKU is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEKU4ES is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REX4ES is not set
|
# CONFIG_BOARD_GOOGLE_REX4ES is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REX4ES_EC_ISH is not set
|
# CONFIG_BOARD_GOOGLE_REX4ES_EC_ISH is not set
|
||||||
|
|
||||||
|
@ -563,11 +580,11 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
#
|
#
|
||||||
# Skyrim
|
# Skyrim
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_CRYSTALDRIFT is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_FROSTFLOW is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MARKARTH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_SKYRIM is not set
|
# CONFIG_BOARD_GOOGLE_SKYRIM is not set
|
||||||
# CONFIG_BOARD_GOOGLE_WINTERHOLD is not set
|
# CONFIG_BOARD_GOOGLE_WINTERHOLD is not set
|
||||||
# CONFIG_BOARD_GOOGLE_FROSTFLOW is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_CRYSTALDRIFT is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_MARKARTH is not set
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# Slippy
|
# Slippy
|
||||||
|
@ -595,10 +612,19 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
#
|
#
|
||||||
# Trogdor
|
# Trogdor
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_BUBS is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_COACHZ is not set
|
||||||
# (Trogdor requires 'Allow QC blobs repository')
|
# CONFIG_BOARD_GOOGLE_GELARSHIE is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_HOMESTAR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_KINGOFTOWN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_LAZOR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MARZIPAN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MRBLAND is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_PAZQUEL is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_POMPOM is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_QUACKINGSTICK is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_WORMDINGLER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_TROGDOR is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Veyron
|
# Veyron
|
||||||
|
@ -645,22 +671,21 @@ CONFIG_BOARD_GOOGLE_BOB=y
|
||||||
#
|
#
|
||||||
# Zork
|
# Zork
|
||||||
#
|
#
|
||||||
# CONFIG_BOARD_GOOGLE_DALBOZ is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_VILBOZ is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_EZKINIL is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_MORPHIUS is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_TREMBYLE is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_BERKNIP is not set
|
# CONFIG_BOARD_GOOGLE_BERKNIP is not set
|
||||||
# CONFIG_BOARD_GOOGLE_WOOMAX is not set
|
# CONFIG_BOARD_GOOGLE_DALBOZ is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DIRINBOZ is not set
|
# CONFIG_BOARD_GOOGLE_DIRINBOZ is not set
|
||||||
# CONFIG_BOARD_GOOGLE_SHUBOZ is not set
|
# CONFIG_BOARD_GOOGLE_EZKINIL is not set
|
||||||
# CONFIG_BOARD_GOOGLE_GUMBOZ is not set
|
# CONFIG_BOARD_GOOGLE_GUMBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MORPHIUS is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_SHUBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_TREMBYLE is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_VILBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_WOOMAX is not set
|
||||||
CONFIG_DRIVER_TPM_SPI_BUS=0x0
|
CONFIG_DRIVER_TPM_SPI_BUS=0x0
|
||||||
CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS=0x5
|
CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS=0x5
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_DRIVER_TPM_I2C_BUS=0x0
|
CONFIG_DRIVER_TPM_I2C_BUS=0x0
|
||||||
CONFIG_DRIVER_TPM_I2C_ADDR=0x20
|
CONFIG_DRIVER_TPM_I2C_ADDR=0x20
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_PMIC_BUS=-1
|
CONFIG_PMIC_BUS=-1
|
||||||
CONFIG_BOARD_GOOGLE_GRU_COMMON=y
|
CONFIG_BOARD_GOOGLE_GRU_COMMON=y
|
||||||
CONFIG_GRU_HAS_TPM2=y
|
CONFIG_GRU_HAS_TPM2=y
|
||||||
|
@ -675,7 +700,6 @@ CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
CONFIG_TTYS0_BAUD=115200
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
CONFIG_D3COLD_SUPPORT=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_DRIVER_TPM_SPI_CHIP=0
|
CONFIG_DRIVER_TPM_SPI_CHIP=0
|
||||||
# CONFIG_TPM_MEASURED_BOOT is not set
|
# CONFIG_TPM_MEASURED_BOOT is not set
|
||||||
|
@ -691,6 +715,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_8192=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
||||||
|
@ -712,6 +737,7 @@ CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
|
CONFIG_ALWAYS_ALLOW_ABOVE_4G_ALLOCATION=y
|
||||||
CONFIG_GENERIC_UDELAY=y
|
CONFIG_GENERIC_UDELAY=y
|
||||||
CONFIG_SOC_ROCKCHIP_RK3399=y
|
CONFIG_SOC_ROCKCHIP_RK3399=y
|
||||||
CONFIG_RK3399_SPREAD_SPECTRUM_DDR=y
|
CONFIG_RK3399_SPREAD_SPECTRUM_DDR=y
|
||||||
|
@ -782,8 +808,6 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
# CONFIG_BOOTSPLASH is not set
|
# CONFIG_BOOTSPLASH is not set
|
||||||
# end of Display
|
# end of Display
|
||||||
|
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
||||||
|
@ -845,6 +869,7 @@ CONFIG_MAINBOARD_HAS_TPM2=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -865,6 +890,7 @@ CONFIG_ACPI_CUSTOM_MADT=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_RTC=y
|
CONFIG_RTC=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -923,6 +949,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
# CPU Debug Settings
|
# CPU Debug Settings
|
||||||
#
|
#
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -21,6 +21,7 @@ CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_COMPRESS_PRERAM_STAGES=y
|
CONFIG_COMPRESS_PRERAM_STAGES=y
|
||||||
CONFIG_COMPRESS_BOOTBLOCK=y
|
CONFIG_COMPRESS_BOOTBLOCK=y
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
# CONFIG_COLLECT_TIMESTAMPS is not set
|
# CONFIG_COLLECT_TIMESTAMPS is not set
|
||||||
# CONFIG_USE_BLOBS is not set
|
# CONFIG_USE_BLOBS is not set
|
||||||
|
@ -148,6 +149,11 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_TRICKY is not set
|
# CONFIG_BOARD_GOOGLE_TRICKY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_ZAKO is not set
|
# CONFIG_BOARD_GOOGLE_ZAKO is not set
|
||||||
|
|
||||||
|
#
|
||||||
|
# Brox
|
||||||
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_BROX is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Brya
|
# Brya
|
||||||
#
|
#
|
||||||
|
@ -183,7 +189,6 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_OSIRIS is not set
|
# CONFIG_BOARD_GOOGLE_OSIRIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PIRRHA is not set
|
# CONFIG_BOARD_GOOGLE_PIRRHA is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PRIMUS is not set
|
# CONFIG_BOARD_GOOGLE_PRIMUS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_PRIMUS4ES is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_PUJJO is not set
|
# CONFIG_BOARD_GOOGLE_PUJJO is not set
|
||||||
# CONFIG_BOARD_GOOGLE_QUANDISO is not set
|
# CONFIG_BOARD_GOOGLE_QUANDISO is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REDRIX is not set
|
# CONFIG_BOARD_GOOGLE_REDRIX is not set
|
||||||
|
@ -202,6 +207,8 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_ZYDRON is not set
|
# CONFIG_BOARD_GOOGLE_ZYDRON is not set
|
||||||
# CONFIG_BOARD_GOOGLE_NOKRIS is not set
|
# CONFIG_BOARD_GOOGLE_NOKRIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DOCHI is not set
|
# CONFIG_BOARD_GOOGLE_DOCHI is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ANRAGGAR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_XOL is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Butterfly
|
# Butterfly
|
||||||
|
@ -229,6 +236,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_KRABBY is not set
|
# CONFIG_BOARD_GOOGLE_KRABBY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_TENTACRUEL is not set
|
# CONFIG_BOARD_GOOGLE_TENTACRUEL is not set
|
||||||
# CONFIG_BOARD_GOOGLE_MAGIKARP is not set
|
# CONFIG_BOARD_GOOGLE_MAGIKARP is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_CHINCHOU is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Staryu
|
# Staryu
|
||||||
|
@ -288,6 +296,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# CONFIG_BOARD_GOOGLE_TARANZA is not set
|
# CONFIG_BOARD_GOOGLE_TARANZA is not set
|
||||||
# CONFIG_BOARD_GOOGLE_BOXY is not set
|
# CONFIG_BOARD_GOOGLE_BOXY is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DEXI is not set
|
# CONFIG_BOARD_GOOGLE_DEXI is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DITA is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Drallion
|
# Drallion
|
||||||
|
@ -320,6 +329,7 @@ CONFIG_SPI_FLASH_WINBOND=y
|
||||||
# Geralt
|
# Geralt
|
||||||
#
|
#
|
||||||
# CONFIG_BOARD_GOOGLE_GERALT is not set
|
# CONFIG_BOARD_GOOGLE_GERALT is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_CIRI is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Glados
|
# Glados
|
||||||
|
@ -345,9 +355,9 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
#
|
#
|
||||||
# Guybrush
|
# Guybrush
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEWATT is not set
|
||||||
# CONFIG_BOARD_GOOGLE_GUYBRUSH is not set
|
# CONFIG_BOARD_GOOGLE_GUYBRUSH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_NIPPERKIN is not set
|
# CONFIG_BOARD_GOOGLE_NIPPERKIN is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DEWATT is not set
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# Hatch
|
# Hatch
|
||||||
|
@ -367,10 +377,15 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
#
|
#
|
||||||
# Herobrine
|
# Herobrine
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_HEROBRINE is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_HEROBRINE_REV0 is not set
|
||||||
# (Herobrine requires 'Allow QC blobs repository')
|
# CONFIG_BOARD_GOOGLE_SENOR is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_PIGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_HOGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_VILLAGER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_EVOKER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ZOGLIN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_ZOMBIE is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Jecht
|
# Jecht
|
||||||
|
@ -551,6 +566,8 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
# CONFIG_BOARD_GOOGLE_REX_EC_ISH is not set
|
# CONFIG_BOARD_GOOGLE_REX_EC_ISH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_OVIS is not set
|
# CONFIG_BOARD_GOOGLE_OVIS is not set
|
||||||
# CONFIG_BOARD_GOOGLE_OVIS4ES is not set
|
# CONFIG_BOARD_GOOGLE_OVIS4ES is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEKU is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_DEKU4ES is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REX4ES is not set
|
# CONFIG_BOARD_GOOGLE_REX4ES is not set
|
||||||
# CONFIG_BOARD_GOOGLE_REX4ES_EC_ISH is not set
|
# CONFIG_BOARD_GOOGLE_REX4ES_EC_ISH is not set
|
||||||
|
|
||||||
|
@ -563,11 +580,11 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
#
|
#
|
||||||
# Skyrim
|
# Skyrim
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_CRYSTALDRIFT is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_FROSTFLOW is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MARKARTH is not set
|
||||||
# CONFIG_BOARD_GOOGLE_SKYRIM is not set
|
# CONFIG_BOARD_GOOGLE_SKYRIM is not set
|
||||||
# CONFIG_BOARD_GOOGLE_WINTERHOLD is not set
|
# CONFIG_BOARD_GOOGLE_WINTERHOLD is not set
|
||||||
# CONFIG_BOARD_GOOGLE_FROSTFLOW is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_CRYSTALDRIFT is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_MARKARTH is not set
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# Slippy
|
# Slippy
|
||||||
|
@ -595,10 +612,19 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
#
|
#
|
||||||
# Trogdor
|
# Trogdor
|
||||||
#
|
#
|
||||||
|
# CONFIG_BOARD_GOOGLE_BUBS is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_COACHZ is not set
|
||||||
# (Trogdor requires 'Allow QC blobs repository')
|
# CONFIG_BOARD_GOOGLE_GELARSHIE is not set
|
||||||
#
|
# CONFIG_BOARD_GOOGLE_HOMESTAR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_KINGOFTOWN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_LAZOR is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MARZIPAN is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MRBLAND is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_PAZQUEL is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_POMPOM is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_QUACKINGSTICK is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_WORMDINGLER is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_TROGDOR is not set
|
||||||
|
|
||||||
#
|
#
|
||||||
# Veyron
|
# Veyron
|
||||||
|
@ -645,22 +671,21 @@ CONFIG_BOARD_GOOGLE_KEVIN=y
|
||||||
#
|
#
|
||||||
# Zork
|
# Zork
|
||||||
#
|
#
|
||||||
# CONFIG_BOARD_GOOGLE_DALBOZ is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_VILBOZ is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_EZKINIL is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_MORPHIUS is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_TREMBYLE is not set
|
|
||||||
# CONFIG_BOARD_GOOGLE_BERKNIP is not set
|
# CONFIG_BOARD_GOOGLE_BERKNIP is not set
|
||||||
# CONFIG_BOARD_GOOGLE_WOOMAX is not set
|
# CONFIG_BOARD_GOOGLE_DALBOZ is not set
|
||||||
# CONFIG_BOARD_GOOGLE_DIRINBOZ is not set
|
# CONFIG_BOARD_GOOGLE_DIRINBOZ is not set
|
||||||
# CONFIG_BOARD_GOOGLE_SHUBOZ is not set
|
# CONFIG_BOARD_GOOGLE_EZKINIL is not set
|
||||||
# CONFIG_BOARD_GOOGLE_GUMBOZ is not set
|
# CONFIG_BOARD_GOOGLE_GUMBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_MORPHIUS is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_SHUBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_TREMBYLE is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_VILBOZ is not set
|
||||||
|
# CONFIG_BOARD_GOOGLE_WOOMAX is not set
|
||||||
CONFIG_DRIVER_TPM_SPI_BUS=0x0
|
CONFIG_DRIVER_TPM_SPI_BUS=0x0
|
||||||
CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS=0x5
|
CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS=0x5
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_DRIVER_TPM_I2C_BUS=0x0
|
CONFIG_DRIVER_TPM_I2C_BUS=0x0
|
||||||
CONFIG_DRIVER_TPM_I2C_ADDR=0x20
|
CONFIG_DRIVER_TPM_I2C_ADDR=0x20
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_PMIC_BUS=-1
|
CONFIG_PMIC_BUS=-1
|
||||||
CONFIG_BOARD_GOOGLE_GRU_COMMON=y
|
CONFIG_BOARD_GOOGLE_GRU_COMMON=y
|
||||||
# CONFIG_GRU_HAS_TPM2 is not set
|
# CONFIG_GRU_HAS_TPM2 is not set
|
||||||
|
@ -675,7 +700,6 @@ CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
CONFIG_TTYS0_BAUD=115200
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
CONFIG_D3COLD_SUPPORT=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
# CONFIG_TPM_MEASURED_BOOT is not set
|
# CONFIG_TPM_MEASURED_BOOT is not set
|
||||||
CONFIG_BOARD_ROMSIZE_KB_8192=y
|
CONFIG_BOARD_ROMSIZE_KB_8192=y
|
||||||
|
@ -690,6 +714,7 @@ CONFIG_COREBOOT_ROMSIZE_KB_8192=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_12288 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
CONFIG_COREBOOT_ROMSIZE_KB=8192
|
||||||
|
@ -711,6 +736,7 @@ CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
|
CONFIG_ALWAYS_ALLOW_ABOVE_4G_ALLOCATION=y
|
||||||
CONFIG_GENERIC_UDELAY=y
|
CONFIG_GENERIC_UDELAY=y
|
||||||
CONFIG_SOC_ROCKCHIP_RK3399=y
|
CONFIG_SOC_ROCKCHIP_RK3399=y
|
||||||
# CONFIG_RK3399_SPREAD_SPECTRUM_DDR is not set
|
# CONFIG_RK3399_SPREAD_SPECTRUM_DDR is not set
|
||||||
|
@ -781,8 +807,6 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
# CONFIG_BOOTSPLASH is not set
|
# CONFIG_BOOTSPLASH is not set
|
||||||
# end of Display
|
# end of Display
|
||||||
|
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
||||||
|
@ -842,6 +866,7 @@ CONFIG_MAINBOARD_HAS_TPM1=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -862,6 +887,7 @@ CONFIG_ACPI_CUSTOM_MADT=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_RTC=y
|
CONFIG_RTC=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -920,6 +946,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
# CPU Debug Settings
|
# CPU Debug Settings
|
||||||
#
|
#
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
|
|
@ -0,0 +1,47 @@
|
||||||
|
3rdparty/arm-trusted-firmware/plat/mediatek/mt8173/drivers/spm/spm_hotplug.c
|
||||||
|
3rdparty/arm-trusted-firmware/plat/mediatek/mt8173/drivers/spm/spm_mcdi.c
|
||||||
|
3rdparty/arm-trusted-firmware/plat/mediatek/mt8173/drivers/spm/spm_suspend.c
|
||||||
|
3rdparty/arm-trusted-firmware/plat/rockchip/rk3368/drivers/ddr/rk3368_ddr_reg_resume_V1.05.bin
|
||||||
|
3rdparty/chromeec/test/legacy_nvmem_dump.h
|
||||||
|
3rdparty/chromeec/third_party/bmi260/accelgyro_bmi260_config_tbin.h
|
||||||
|
3rdparty/vboot/tests/futility/data/bios_link_mp.bin
|
||||||
|
3rdparty/vboot/tests/futility/data/bios_peppy_dev.bin
|
||||||
|
3rdparty/vboot/tests/futility/data/bios_peppy_mp.bin
|
||||||
|
src/coreboot/default/3rdparty/stm/Test/FrmPkg/Core/Init/Dmar.h
|
||||||
|
src/coreboot/fam15h_rdimm/src/vendorcode/intel/fsp1_0/baytrail/absf/minnowmax_1gb.absf
|
||||||
|
src/coreboot/fam15h_rdimm/src/vendorcode/intel/fsp1_0/baytrail/absf/minnowmax_2gb.absf
|
||||||
|
src/coreboot/fam15h_udimm/src/vendorcode/intel/fsp1_0/baytrail/absf/minnowmax_1gb.absf
|
||||||
|
src/coreboot/fam15h_udimm/src/vendorcode/intel/fsp1_0/baytrail/absf/minnowmax_2gb.absf
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_err.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_gap.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_gattc.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_gatt.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_gatts.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_hci.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_l2cap.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_ranges.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/ble_types.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf52/nrf_mbr.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_error.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_error_sdm.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_error_soc.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_nvic.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_sdm.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_soc.h
|
||||||
|
src/pico-sdk/lib/tinyusb/hw/mcu/nordic/nrf5x/s140_nrf52_6.1.1_API/include/nrf_svc.h
|
||||||
|
src/vendorcode/amd/agesa/f12/Proc/GNB/Nb/Family/LN/F12NbSmuFirmware.h
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/CPU/Family/0x14/F14MicrocodePatch0500000B.c
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/CPU/Family/0x14/F14MicrocodePatch0500001A.c
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/CPU/Family/0x14/F14MicrocodePatch05000029.c
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/CPU/Family/0x14/F14MicrocodePatch05000119.c
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/GNB/Nb/Family/0x14/F14NbSmuFirmware.h
|
||||||
|
src/vendorcode/amd/agesa/f14/Proc/GNB/PCIe/Family/0x14/F14PcieAlibSsdt.h
|
||||||
|
src/vendorcode/amd/agesa/f15tn/Proc/CPU/Family/0x15/TN/F15TnMicrocodePatch0600111F_Enc.c
|
||||||
|
src/vendorcode/amd/agesa/f15tn/Proc/GNB/Modules/GnbInitTN/GnbSmuFirmwareTN.h
|
||||||
|
src/vendorcode/amd/agesa/f15tn/Proc/GNB/Modules/GnbInitTN/PcieAlibSsdtTNFM2.h
|
||||||
|
src/vendorcode/amd/agesa/f15tn/Proc/GNB/Modules/GnbInitTN/PcieAlibSsdtTNFS1.h
|
||||||
|
src/vendorcode/amd/agesa/f16kb/Proc/CPU/Family/0x16/KB/F16KbId7001MicrocodePatch.c
|
||||||
|
src/vendorcode/amd/agesa/f16kb/Proc/GNB/Modules/GnbInitKB/AlibSsdtKB.h
|
||||||
|
src/vendorcode/amd/agesa/f16kb/Proc/GNB/Modules/GnbInitKB/GnbSamuPatchKB.h
|
||||||
|
src/vendorcode/amd/agesa/f16kb/Proc/GNB/Modules/GnbInitKB/GnbSmuFirmwareKB.h
|
|
@ -0,0 +1,23 @@
|
||||||
|
From 4d85316e931a83ccf4929551c1d200d80d1d3c3d Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <leah@retroboot.org>
|
||||||
|
Date: Fri, 19 Mar 2021 05:54:58 +0000
|
||||||
|
Subject: [PATCH 01/10] apple/macbook21: Set default VRAM to 64MiB instead of
|
||||||
|
8MiB
|
||||||
|
|
||||||
|
---
|
||||||
|
src/mainboard/apple/macbook21/cmos.default | 2 +-
|
||||||
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/src/mainboard/apple/macbook21/cmos.default b/src/mainboard/apple/macbook21/cmos.default
|
||||||
|
index cf1bc4566e..dc0df3b6d6 100644
|
||||||
|
--- a/src/mainboard/apple/macbook21/cmos.default
|
||||||
|
+++ b/src/mainboard/apple/macbook21/cmos.default
|
||||||
|
@@ -5,4 +5,4 @@ boot_devices=''
|
||||||
|
boot_default=0x40
|
||||||
|
cmos_defaults_loaded=Yes
|
||||||
|
lpt=Enable
|
||||||
|
-gfx_uma_size=8M
|
||||||
|
+gfx_uma_size=64M
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,68 @@
|
||||||
|
From 6663cf5197c5eb8034e7bc6048fda6183674816e Mon Sep 17 00:00:00 2001
|
||||||
|
From: Vitali64 <5405891-vitali64yt@users.noreply.gitlab.com>
|
||||||
|
Date: Wed, 27 Oct 2021 13:36:01 +0200
|
||||||
|
Subject: [PATCH 02/10] add c3 and clockgen to apple/macbook21
|
||||||
|
|
||||||
|
---
|
||||||
|
src/mainboard/apple/macbook21/Kconfig | 1 +
|
||||||
|
src/mainboard/apple/macbook21/cstates.c | 13 +++++++++++++
|
||||||
|
src/mainboard/apple/macbook21/devicetree.cb | 6 ++++++
|
||||||
|
3 files changed, 20 insertions(+)
|
||||||
|
|
||||||
|
diff --git a/src/mainboard/apple/macbook21/Kconfig b/src/mainboard/apple/macbook21/Kconfig
|
||||||
|
index 5f5ffde588..27377b737c 100644
|
||||||
|
--- a/src/mainboard/apple/macbook21/Kconfig
|
||||||
|
+++ b/src/mainboard/apple/macbook21/Kconfig
|
||||||
|
@@ -16,6 +16,7 @@ config BOARD_SPECIFIC_OPTIONS
|
||||||
|
select HAVE_ACPI_TABLES
|
||||||
|
select HAVE_ACPI_RESUME
|
||||||
|
select I945_LVDS
|
||||||
|
+ select DRIVERS_I2C_CK505
|
||||||
|
|
||||||
|
config MAINBOARD_DIR
|
||||||
|
default "apple/macbook21"
|
||||||
|
diff --git a/src/mainboard/apple/macbook21/cstates.c b/src/mainboard/apple/macbook21/cstates.c
|
||||||
|
index 13d06f0839..88b8669c61 100644
|
||||||
|
--- a/src/mainboard/apple/macbook21/cstates.c
|
||||||
|
+++ b/src/mainboard/apple/macbook21/cstates.c
|
||||||
|
@@ -29,6 +29,19 @@ static const acpi_cstate_t cst_entries[] = {
|
||||||
|
.addrh = 0,
|
||||||
|
}
|
||||||
|
},
|
||||||
|
+ {
|
||||||
|
+ .ctype = 3,
|
||||||
|
+ .latency = 17,
|
||||||
|
+ .power = 250,
|
||||||
|
+ .resource = {
|
||||||
|
+ .space_id = ACPI_ADDRESS_SPACE_FIXED,
|
||||||
|
+ .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
|
||||||
|
+ .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
|
||||||
|
+ .access_size = ACPI_ACCESS_SIZE_UNDEFINED,
|
||||||
|
+ .addrl = 0x20,
|
||||||
|
+ .addrh = 0,
|
||||||
|
+ }
|
||||||
|
+ },
|
||||||
|
};
|
||||||
|
|
||||||
|
int get_cst_entries(const acpi_cstate_t **entries)
|
||||||
|
diff --git a/src/mainboard/apple/macbook21/devicetree.cb b/src/mainboard/apple/macbook21/devicetree.cb
|
||||||
|
index dd701da7ed..5587c48d1f 100644
|
||||||
|
--- a/src/mainboard/apple/macbook21/devicetree.cb
|
||||||
|
+++ b/src/mainboard/apple/macbook21/devicetree.cb
|
||||||
|
@@ -100,7 +100,13 @@ chip northbridge/intel/i945
|
||||||
|
end
|
||||||
|
device pci 1f.3 on # SMBUS
|
||||||
|
subsystemid 0x8086 0x7270
|
||||||
|
+ chip drivers/i2c/ck505
|
||||||
|
+ register "mask" = "{ 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }"
|
||||||
|
+ register "regs" = "{ 0x77, 0x77, 0x2d, 0x00, 0x21, 0x10, 0x3b, 0x06, 0x07, 0x0f, 0xf0, 0x01, 0x1e, 0x7f, 0x80, 0x80, 0x10, 0x08, 0x04, 0x01 }"
|
||||||
|
+ device i2c 69 on end
|
||||||
|
+ end
|
||||||
|
end
|
||||||
|
+
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,23 @@
|
||||||
|
From d3c5a8dfd1965b241fe07fb505e63692512c147d Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <leah@osboot.org>
|
||||||
|
Date: Sun, 3 Jan 2021 03:34:01 +0000
|
||||||
|
Subject: [PATCH 03/10] lenovo/x60: 64MiB Video RAM changed to default
|
||||||
|
(previously it was 8MiB)
|
||||||
|
|
||||||
|
---
|
||||||
|
src/mainboard/lenovo/x60/cmos.default | 2 +-
|
||||||
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/src/mainboard/lenovo/x60/cmos.default b/src/mainboard/lenovo/x60/cmos.default
|
||||||
|
index 5c3576d1f3..88170a1aab 100644
|
||||||
|
--- a/src/mainboard/lenovo/x60/cmos.default
|
||||||
|
+++ b/src/mainboard/lenovo/x60/cmos.default
|
||||||
|
@@ -15,4 +15,4 @@ trackpoint=Enable
|
||||||
|
sticky_fn=Disable
|
||||||
|
power_management_beeps=Enable
|
||||||
|
low_battery_beep=Enable
|
||||||
|
-gfx_uma_size=8M
|
||||||
|
+gfx_uma_size=64M
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,22 @@
|
||||||
|
From db5eb56166860265dd2f7ecb4af89a5ca95d02c8 Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <leah@osboot.org>
|
||||||
|
Date: Mon, 22 Feb 2021 22:16:59 +0000
|
||||||
|
Subject: [PATCH 04/10] lenovo/t60: make 64MiB VRAM the default in cmos.default
|
||||||
|
|
||||||
|
---
|
||||||
|
src/mainboard/lenovo/t60/cmos.default | 2 +-
|
||||||
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/src/mainboard/lenovo/t60/cmos.default b/src/mainboard/lenovo/t60/cmos.default
|
||||||
|
index af865f16da..7f03157df7 100644
|
||||||
|
--- a/src/mainboard/lenovo/t60/cmos.default
|
||||||
|
+++ b/src/mainboard/lenovo/t60/cmos.default
|
||||||
|
@@ -15,4 +15,4 @@ trackpoint=Enable
|
||||||
|
sticky_fn=Disable
|
||||||
|
power_management_beeps=Enable
|
||||||
|
low_battery_beep=Enable
|
||||||
|
-gfx_uma_size=8M
|
||||||
|
+gfx_uma_size=64M
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,34 @@
|
||||||
|
From 42db605ad6a12153c7659c204ca77a741dced59c Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <info@minifree.org>
|
||||||
|
Date: Fri, 26 Apr 2024 09:16:57 +0100
|
||||||
|
Subject: [PATCH 05/10] buildgcc: use mirrorservice for gnu toolchains
|
||||||
|
|
||||||
|
Signed-off-by: Leah Rowe <info@minifree.org>
|
||||||
|
---
|
||||||
|
util/crossgcc/buildgcc | 10 +++++-----
|
||||||
|
1 file changed, 5 insertions(+), 5 deletions(-)
|
||||||
|
|
||||||
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
|
index 0de27ed6e8..0faea86894 100755
|
||||||
|
--- a/util/crossgcc/buildgcc
|
||||||
|
+++ b/util/crossgcc/buildgcc
|
||||||
|
@@ -66,11 +66,11 @@ NASM_ARCHIVE="nasm-${NASM_VERSION}.tar.bz2"
|
||||||
|
# to the jenkins build as well, or the builder won't download it.
|
||||||
|
|
||||||
|
# GCC toolchain archive locations
|
||||||
|
-GMP_BASE_URL="https://ftpmirror.gnu.org/gmp"
|
||||||
|
-MPFR_BASE_URL="https://ftpmirror.gnu.org/mpfr"
|
||||||
|
-MPC_BASE_URL="https://ftpmirror.gnu.org/mpc"
|
||||||
|
-GCC_BASE_URL="https://ftpmirror.gnu.org/gcc/gcc-${GCC_VERSION}"
|
||||||
|
-BINUTILS_BASE_URL="https://ftpmirror.gnu.org/binutils"
|
||||||
|
+GMP_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/gmp"
|
||||||
|
+MPFR_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/mpfr"
|
||||||
|
+MPC_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/mpc"
|
||||||
|
+GCC_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/gcc/gcc-${GCC_VERSION}"
|
||||||
|
+BINUTILS_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/binutils"
|
||||||
|
IASL_BASE_URL="https://github.com/acpica/acpica/archive/refs/tags"
|
||||||
|
# CLANG toolchain archive locations
|
||||||
|
LLVM_BASE_URL="https://github.com/llvm/llvm-project/releases/download/llvmorg-${CLANG_VERSION}"
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,56 @@
|
||||||
|
From 539ea838d5aa0a51dcc518ec8b0ad1ad2b51c2ea Mon Sep 17 00:00:00 2001
|
||||||
|
From: Bill XIE <persmule@hardenedlinux.org>
|
||||||
|
Date: Sat, 7 Oct 2023 01:32:51 +0800
|
||||||
|
Subject: [PATCH 06/10] drivers/pc80/rtc/option.c: Stop resetting CMOS during
|
||||||
|
s3 resume
|
||||||
|
|
||||||
|
After commit e12b313844da ("drivers/pc80/rtc/option.c: Allow CMOS
|
||||||
|
defaults to extend to bank 1"), Thinkpad X200 with
|
||||||
|
CONFIG(STATIC_OPTION_TABLE) can no longer resume from s3 (detected via
|
||||||
|
bisect).
|
||||||
|
|
||||||
|
Further inspection shows that DRAM training result of GM45 is stored
|
||||||
|
in CMOS above 128 bytes in raminit_read_write_training.c, for s3 resume
|
||||||
|
to restore, but it will be erased by sanitize_cmos(), which now clears
|
||||||
|
both bank 0 and bank 1, leaving only "untrained" result restored, so s3
|
||||||
|
resume will fail.
|
||||||
|
|
||||||
|
However, resetting CMOS seems unnecessary during s3 resume. Now,
|
||||||
|
cmos_need_reset will be negated when acpi_is_wakeup_s3() returns true.
|
||||||
|
|
||||||
|
Tested: Thinkpad X200 with CONFIG(STATIC_OPTION_TABLE) can resume from
|
||||||
|
s3 again with these changes.
|
||||||
|
|
||||||
|
Change-Id: I533e83f3b95f327b0e24f4d750f8812325b7770b
|
||||||
|
Signed-off-by: Bill XIE <persmule@hardenedlinux.org>
|
||||||
|
Reviewed-on: https://review.coreboot.org/c/coreboot/+/78288
|
||||||
|
Reviewed-by: Jonathon Hall <jonathon.hall@puri.sm>
|
||||||
|
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
|
||||||
|
---
|
||||||
|
src/drivers/pc80/rtc/option.c | 4 +++-
|
||||||
|
1 file changed, 3 insertions(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/src/drivers/pc80/rtc/option.c b/src/drivers/pc80/rtc/option.c
|
||||||
|
index e8e2345133..e6cfa175ad 100644
|
||||||
|
--- a/src/drivers/pc80/rtc/option.c
|
||||||
|
+++ b/src/drivers/pc80/rtc/option.c
|
||||||
|
@@ -1,5 +1,6 @@
|
||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
+#include <acpi/acpi.h>
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <string.h>
|
||||||
|
#include <cbfs.h>
|
||||||
|
@@ -200,7 +201,8 @@ void sanitize_cmos(void)
|
||||||
|
{
|
||||||
|
const unsigned char *cmos_default;
|
||||||
|
const bool cmos_need_reset =
|
||||||
|
- CONFIG(STATIC_OPTION_TABLE) || cmos_error() || !cmos_lb_cks_valid();
|
||||||
|
+ (CONFIG(STATIC_OPTION_TABLE) || cmos_error() || !cmos_lb_cks_valid())
|
||||||
|
+ && !acpi_is_wakeup_s3();
|
||||||
|
size_t length = 128;
|
||||||
|
size_t i;
|
||||||
|
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -0,0 +1,51 @@
|
||||||
|
From 8d00bf577d12c9d64595ca2cd1ceec6f49bd57a4 Mon Sep 17 00:00:00 2001
|
||||||
|
From: Bill XIE <persmule@hardenedlinux.org>
|
||||||
|
Date: Fri, 3 Nov 2023 12:34:01 +0800
|
||||||
|
Subject: [PATCH 07/10] drivers/pc80/rtc/option.c: Reset only CMOS range
|
||||||
|
covered by checksum
|
||||||
|
|
||||||
|
Proposed in the comment of commit 29030d0f3dad
|
||||||
|
("drivers/pc80/rtc/option.c: Stop resetting CMOS during s3 resume"),
|
||||||
|
during sanitize_cmos(), only reset CMOS range covered by checksum and
|
||||||
|
the checksum itself from the file cmos.default in CBFS, in order to
|
||||||
|
prevent other runtime data in CMOS (e.g. the DRAM training data on
|
||||||
|
GM45 platforms for s3 resume) being erased.
|
||||||
|
|
||||||
|
Tested: cherry-pick this commit before commit 44a48ce7a46c ("Kconfig:
|
||||||
|
Bring HEAP_SIZE to a common, large value"), which is already
|
||||||
|
before my commit 29030d0f3dad , Thinkpad X200 with
|
||||||
|
CONFIG(STATIC_OPTION_TABLE) can resume from s3 again,
|
||||||
|
indicating that DRAM training data are no longer erased.
|
||||||
|
|
||||||
|
Signed-off-by: Bill XIE <persmule@hardenedlinux.org>
|
||||||
|
Co-authored-by: Jonathon Hall <jonathon.hall@puri.sm>
|
||||||
|
Change-Id: I872bf5f41422bc3424cd8631e932aaae2ae82f7a
|
||||||
|
Reviewed-on: https://review.coreboot.org/c/coreboot/+/78906
|
||||||
|
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
|
||||||
|
Reviewed-by: Nico Huber <nico.h@gmx.de>
|
||||||
|
Reviewed-by: Jonathon Hall <jonathon.hall@puri.sm>
|
||||||
|
---
|
||||||
|
src/drivers/pc80/rtc/option.c | 6 +++++-
|
||||||
|
1 file changed, 5 insertions(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/src/drivers/pc80/rtc/option.c b/src/drivers/pc80/rtc/option.c
|
||||||
|
index e6cfa175ad..cb18e14ae9 100644
|
||||||
|
--- a/src/drivers/pc80/rtc/option.c
|
||||||
|
+++ b/src/drivers/pc80/rtc/option.c
|
||||||
|
@@ -213,8 +213,12 @@ void sanitize_cmos(void)
|
||||||
|
return;
|
||||||
|
|
||||||
|
u8 control_state = cmos_disable_rtc();
|
||||||
|
- for (i = 14; i < MIN(128, length); i++)
|
||||||
|
+ /* Copy checked range and the checksum from the default */
|
||||||
|
+ for (i = LB_CKS_RANGE_START; i < MIN(LB_CKS_RANGE_END + 1, length); i++)
|
||||||
|
cmos_write_inner(cmos_default[i], i);
|
||||||
|
+ /* CMOS checksum takes 2 bytes */
|
||||||
|
+ cmos_write_inner(cmos_default[LB_CKS_LOC], LB_CKS_LOC);
|
||||||
|
+ cmos_write_inner(cmos_default[LB_CKS_LOC + 1], LB_CKS_LOC + 1);
|
||||||
|
cmos_restore_rtc(control_state);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -1,7 +1,7 @@
|
||||||
From 7d5452bc3358cf82eea48fde312494bcb4ca8101 Mon Sep 17 00:00:00 2001
|
From 7686b9576cb5b1464c74c0a4ce4fb9044caea932 Mon Sep 17 00:00:00 2001
|
||||||
From: Nicholas Chin <nic.c3.14@gmail.com>
|
From: Nicholas Chin <nic.c3.14@gmail.com>
|
||||||
Date: Fri, 12 May 2023 19:55:15 -0600
|
Date: Fri, 12 May 2023 19:55:15 -0600
|
||||||
Subject: [PATCH 19/22] Remove warning for coreboot images built without a
|
Subject: [PATCH 08/10] Remove warning for coreboot images built without a
|
||||||
payload
|
payload
|
||||||
|
|
||||||
I added this in upstream to prevent people from accidentally flashing
|
I added this in upstream to prevent people from accidentally flashing
|
|
@ -0,0 +1,28 @@
|
||||||
|
From f4d1d81877bc1720a9af76b0b03bc80d077f7ede Mon Sep 17 00:00:00 2001
|
||||||
|
From: Leah Rowe <info@minifree.org>
|
||||||
|
Date: Sun, 28 Apr 2024 01:59:30 +0100
|
||||||
|
Subject: [PATCH 09/10] use mirrorservice.org for iasl downloads
|
||||||
|
|
||||||
|
github is unreliable. i mirror these files myself.
|
||||||
|
|
||||||
|
Signed-off-by: Leah Rowe <info@minifree.org>
|
||||||
|
---
|
||||||
|
util/crossgcc/buildgcc | 2 +-
|
||||||
|
1 file changed, 1 insertion(+), 1 deletion(-)
|
||||||
|
|
||||||
|
diff --git a/util/crossgcc/buildgcc b/util/crossgcc/buildgcc
|
||||||
|
index 0faea86894..6779a20425 100755
|
||||||
|
--- a/util/crossgcc/buildgcc
|
||||||
|
+++ b/util/crossgcc/buildgcc
|
||||||
|
@@ -71,7 +71,7 @@ MPFR_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/mpfr"
|
||||||
|
MPC_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/mpc"
|
||||||
|
GCC_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/gcc/gcc-${GCC_VERSION}"
|
||||||
|
BINUTILS_BASE_URL="https://www.mirrorservice.org/sites/ftp.gnu.org/gnu/binutils"
|
||||||
|
-IASL_BASE_URL="https://github.com/acpica/acpica/archive/refs/tags"
|
||||||
|
+IASL_BASE_URL="https://www.mirrorservice.org/sites/libreboot.org/release/misc/acpica"
|
||||||
|
# CLANG toolchain archive locations
|
||||||
|
LLVM_BASE_URL="https://github.com/llvm/llvm-project/releases/download/llvmorg-${CLANG_VERSION}"
|
||||||
|
CLANG_BASE_URL="https://github.com/llvm/llvm-project/releases/download/llvmorg-${CLANG_VERSION}"
|
||||||
|
--
|
||||||
|
2.39.2
|
||||||
|
|
|
@ -1,9 +1,11 @@
|
||||||
From eaec1bbb21283fa409a2d1610688c05a62c7b1bc Mon Sep 17 00:00:00 2001
|
From fd7e1a29eb14d4387adfaac63034ed144eb103d7 Mon Sep 17 00:00:00 2001
|
||||||
From: Leah Rowe <leah@libreboot.org>
|
From: Leah Rowe <info@minifree.org>
|
||||||
Date: Thu, 12 Oct 2023 01:20:23 +0100
|
Date: Fri, 3 May 2024 05:33:41 +0100
|
||||||
Subject: [PATCH 1/1] never enable cpu microcode, even if told to
|
Subject: [PATCH 10/10] never add microcode updates, even if told to
|
||||||
|
|
||||||
Signed-off-by: Leah Rowe <leah@libreboot.org>
|
because gnu free system distribution guidelines
|
||||||
|
|
||||||
|
Signed-off-by: Leah Rowe <info@minifree.org>
|
||||||
---
|
---
|
||||||
src/cpu/Makefile.inc | 55 ----------------------------------
|
src/cpu/Makefile.inc | 55 ----------------------------------
|
||||||
src/cpu/intel/fit/Makefile.inc | 31 -------------------
|
src/cpu/intel/fit/Makefile.inc | 31 -------------------
|
||||||
|
@ -76,7 +78,7 @@ index 12c682d43d..e5fb13b33d 100644
|
||||||
cpu_microcode_blob.bin-COREBOOT-position := $(CONFIG_CPU_MICROCODE_CBFS_LOC)
|
cpu_microcode_blob.bin-COREBOOT-position := $(CONFIG_CPU_MICROCODE_CBFS_LOC)
|
||||||
endif
|
endif
|
||||||
diff --git a/src/cpu/intel/fit/Makefile.inc b/src/cpu/intel/fit/Makefile.inc
|
diff --git a/src/cpu/intel/fit/Makefile.inc b/src/cpu/intel/fit/Makefile.inc
|
||||||
index da4549e5d1..c31102872e 100644
|
index d3f12e43e6..c31102872e 100644
|
||||||
--- a/src/cpu/intel/fit/Makefile.inc
|
--- a/src/cpu/intel/fit/Makefile.inc
|
||||||
+++ b/src/cpu/intel/fit/Makefile.inc
|
+++ b/src/cpu/intel/fit/Makefile.inc
|
||||||
@@ -17,35 +17,4 @@ $(call add_intermediate, set_fit_ptr, $(IFITTOOL))
|
@@ -17,35 +17,4 @@ $(call add_intermediate, set_fit_ptr, $(IFITTOOL))
|
||||||
|
@ -85,7 +87,7 @@ index da4549e5d1..c31102872e 100644
|
||||||
|
|
||||||
-ifneq ($(CONFIG_UPDATE_IMAGE),y) # never update the bootblock
|
-ifneq ($(CONFIG_UPDATE_IMAGE),y) # never update the bootblock
|
||||||
-
|
-
|
||||||
-ifneq ($(CONFIG_CPU_MICROCODE_CBFS_NONE)$(CONFIG_CPU_INTEL_MICROCODE_CBFS_SPLIT_BINS),y)
|
-ifneq ($(CONFIG_CPU_MICROCODE_CBFS_NONE),y)
|
||||||
-
|
-
|
||||||
-$(call add_intermediate, add_mcu_fit, set_fit_ptr $(IFITTOOL))
|
-$(call add_intermediate, add_mcu_fit, set_fit_ptr $(IFITTOOL))
|
||||||
- @printf " UPDATE-FIT Microcode\n"
|
- @printf " UPDATE-FIT Microcode\n"
|
|
@ -0,0 +1,2 @@
|
||||||
|
tree="i945"
|
||||||
|
rev="e70bc423f9a2e1d13827f2703efe1f9c72549f20"
|
|
@ -295,10 +295,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -295,10 +295,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -295,10 +295,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -295,10 +295,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -291,10 +291,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -291,10 +291,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -298,10 +298,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -298,10 +298,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -298,10 +298,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -298,10 +298,10 @@ CONFIG_SMP=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
# CONFIG_USES_MICROCODE_HEADER_FILES is not set
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS is not set
|
CONFIG_USE_CPU_MICROCODE_CBFS_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_BINS is not set
|
CONFIG_CPU_MICROCODE_CBFS_DEFAULT_BINS=y
|
||||||
# CONFIG_CPU_MICROCODE_CBFS_EXTERNAL_HEADER is not set
|
# CONFIG_CPU_MICROCODE_CBFS_NONE is not set
|
||||||
CONFIG_CPU_MICROCODE_CBFS_NONE=y
|
CONFIG_CPU_MICROCODE_MULTIPLE_FILES=y
|
||||||
|
|
||||||
#
|
#
|
||||||
# Northbridge
|
# Northbridge
|
||||||
|
|
|
@ -60,7 +60,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +73,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +109,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x00200000
|
CONFIG_CBFS_SIZE=0x00200000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +127,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +191,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +203,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +211,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +235,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +261,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +299,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +310,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -344,6 +335,7 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -352,6 +344,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -360,7 +355,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -378,10 +377,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -397,14 +397,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -426,10 +425,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -449,9 +444,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -463,39 +455,22 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7=y
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0 is not set
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0=y
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=7
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=0
|
||||||
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
||||||
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
||||||
# CONFIG_CMOS_POST is not set
|
# CONFIG_CMOS_POST is not set
|
||||||
|
@ -503,7 +478,7 @@ CONFIG_POST_DEVICE_NONE=y
|
||||||
# CONFIG_POST_DEVICE_LPC is not set
|
# CONFIG_POST_DEVICE_LPC is not set
|
||||||
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
||||||
CONFIG_POST_IO_PORT=0x80
|
CONFIG_POST_IO_PORT=0x80
|
||||||
CONFIG_HWBASE_DEBUG_CB=y
|
CONFIG_HWBASE_DEBUG_NULL=y
|
||||||
# end of Console
|
# end of Console
|
||||||
|
|
||||||
CONFIG_HAVE_ACPI_RESUME=y
|
CONFIG_HAVE_ACPI_RESUME=y
|
||||||
|
@ -519,7 +494,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -545,19 +519,16 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
# CONFIG_DEBUG_RAM_SETUP is not set
|
# CONFIG_DEBUG_RAM_SETUP is not set
|
||||||
CONFIG_HAVE_DEBUG_SMBUS=y
|
CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SMBUS is not set
|
# CONFIG_DEBUG_SMBUS is not set
|
||||||
# CONFIG_DEBUG_MALLOC is not set
|
|
||||||
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -60,7 +60,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +73,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +109,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x00200000
|
CONFIG_CBFS_SIZE=0x00200000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +127,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +191,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +203,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +211,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +235,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +261,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +299,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +310,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -342,6 +333,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -350,6 +342,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -358,7 +353,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -376,10 +375,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -395,14 +395,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -424,10 +423,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -447,9 +442,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -461,39 +453,22 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7=y
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0 is not set
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0=y
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=7
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=0
|
||||||
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
||||||
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
||||||
# CONFIG_CMOS_POST is not set
|
# CONFIG_CMOS_POST is not set
|
||||||
|
@ -501,7 +476,7 @@ CONFIG_POST_DEVICE_NONE=y
|
||||||
# CONFIG_POST_DEVICE_LPC is not set
|
# CONFIG_POST_DEVICE_LPC is not set
|
||||||
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
||||||
CONFIG_POST_IO_PORT=0x80
|
CONFIG_POST_IO_PORT=0x80
|
||||||
CONFIG_HWBASE_DEBUG_CB=y
|
CONFIG_HWBASE_DEBUG_NULL=y
|
||||||
# end of Console
|
# end of Console
|
||||||
|
|
||||||
CONFIG_HAVE_ACPI_RESUME=y
|
CONFIG_HAVE_ACPI_RESUME=y
|
||||||
|
@ -517,7 +492,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -543,19 +517,16 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
# CONFIG_DEBUG_RAM_SETUP is not set
|
# CONFIG_DEBUG_RAM_SETUP is not set
|
||||||
CONFIG_HAVE_DEBUG_SMBUS=y
|
CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SMBUS is not set
|
# CONFIG_DEBUG_SMBUS is not set
|
||||||
# CONFIG_DEBUG_MALLOC is not set
|
|
||||||
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
tree="default"
|
tree="i945"
|
||||||
xarch="i386-elf"
|
xarch="i386-elf"
|
||||||
payload_grub="y"
|
payload_grub="y"
|
||||||
payload_grub_withseabios="y"
|
payload_grub_withseabios="y"
|
||||||
|
|
|
@ -17,9 +17,8 @@ CONFIG_ARCH_SUPPORTS_CLANG=y
|
||||||
# CONFIG_IWYU is not set
|
# CONFIG_IWYU is not set
|
||||||
# CONFIG_FMD_GENPARSER is not set
|
# CONFIG_FMD_GENPARSER is not set
|
||||||
# CONFIG_UTIL_GENPARSER is not set
|
# CONFIG_UTIL_GENPARSER is not set
|
||||||
# CONFIG_OPTION_BACKEND_NONE is not set
|
CONFIG_OPTION_BACKEND_NONE=y
|
||||||
CONFIG_USE_OPTION_TABLE=y
|
# CONFIG_USE_OPTION_TABLE is not set
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
|
@ -60,7 +59,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +72,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +108,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x01000000
|
CONFIG_CBFS_SIZE=0x01000000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +126,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +190,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +202,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +210,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +234,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +260,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +298,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +309,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -344,6 +334,7 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -352,6 +343,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -360,7 +354,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -378,10 +376,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -397,14 +396,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
CONFIG_USE_PC_CMOS_ALTCENTURY=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -426,10 +424,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -449,9 +443,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -463,27 +454,10 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
|
@ -519,7 +493,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -545,7 +518,6 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
|
@ -557,7 +529,6 @@ CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -17,9 +17,8 @@ CONFIG_ARCH_SUPPORTS_CLANG=y
|
||||||
# CONFIG_IWYU is not set
|
# CONFIG_IWYU is not set
|
||||||
# CONFIG_FMD_GENPARSER is not set
|
# CONFIG_FMD_GENPARSER is not set
|
||||||
# CONFIG_UTIL_GENPARSER is not set
|
# CONFIG_UTIL_GENPARSER is not set
|
||||||
# CONFIG_OPTION_BACKEND_NONE is not set
|
CONFIG_OPTION_BACKEND_NONE=y
|
||||||
CONFIG_USE_OPTION_TABLE=y
|
# CONFIG_USE_OPTION_TABLE is not set
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
|
@ -60,7 +59,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +72,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +108,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x01000000
|
CONFIG_CBFS_SIZE=0x01000000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +126,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="Macbook1,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +190,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +202,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +210,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +234,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +260,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +298,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +309,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -342,6 +332,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -350,6 +341,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -358,7 +352,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -376,10 +374,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -395,14 +394,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
CONFIG_USE_PC_CMOS_ALTCENTURY=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -424,10 +422,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -447,9 +441,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -461,27 +452,10 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
|
@ -517,7 +491,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -543,7 +516,6 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
|
@ -555,7 +527,6 @@ CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
tree="default"
|
tree="i945"
|
||||||
xarch="i386-elf"
|
xarch="i386-elf"
|
||||||
payload_grub="y"
|
payload_grub="y"
|
||||||
payload_grub_withseabios="y"
|
payload_grub_withseabios="y"
|
||||||
|
|
|
@ -60,7 +60,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +73,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +109,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x00200000
|
CONFIG_CBFS_SIZE=0x00200000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +127,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +191,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +203,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +211,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +235,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +261,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +299,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +310,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -344,6 +335,7 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -352,6 +344,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -360,7 +355,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -378,10 +377,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -397,14 +397,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -426,10 +425,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -449,9 +444,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -463,39 +455,22 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7=y
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0 is not set
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0=y
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=7
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=0
|
||||||
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
||||||
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
||||||
# CONFIG_CMOS_POST is not set
|
# CONFIG_CMOS_POST is not set
|
||||||
|
@ -503,7 +478,7 @@ CONFIG_POST_DEVICE_NONE=y
|
||||||
# CONFIG_POST_DEVICE_LPC is not set
|
# CONFIG_POST_DEVICE_LPC is not set
|
||||||
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
||||||
CONFIG_POST_IO_PORT=0x80
|
CONFIG_POST_IO_PORT=0x80
|
||||||
CONFIG_HWBASE_DEBUG_CB=y
|
CONFIG_HWBASE_DEBUG_NULL=y
|
||||||
# end of Console
|
# end of Console
|
||||||
|
|
||||||
CONFIG_HAVE_ACPI_RESUME=y
|
CONFIG_HAVE_ACPI_RESUME=y
|
||||||
|
@ -519,7 +494,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -545,19 +519,16 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
# CONFIG_DEBUG_RAM_SETUP is not set
|
# CONFIG_DEBUG_RAM_SETUP is not set
|
||||||
CONFIG_HAVE_DEBUG_SMBUS=y
|
CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SMBUS is not set
|
# CONFIG_DEBUG_SMBUS is not set
|
||||||
# CONFIG_DEBUG_MALLOC is not set
|
|
||||||
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -60,7 +60,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +73,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +109,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x00200000
|
CONFIG_CBFS_SIZE=0x00200000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +127,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +191,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +203,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +211,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +235,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +261,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +299,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +310,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -342,6 +333,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -350,6 +342,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -358,7 +353,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -376,10 +375,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -395,14 +395,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -424,10 +423,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -447,9 +442,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -461,39 +453,22 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7=y
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_7 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_6 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_5 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_4 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_3 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_2 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_1 is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0 is not set
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL_0=y
|
||||||
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=7
|
CONFIG_DEFAULT_CONSOLE_LOGLEVEL=0
|
||||||
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
CONFIG_CONSOLE_USE_LOGLEVEL_PREFIX=y
|
||||||
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
CONFIG_CONSOLE_USE_ANSI_ESCAPES=y
|
||||||
# CONFIG_CMOS_POST is not set
|
# CONFIG_CMOS_POST is not set
|
||||||
|
@ -501,7 +476,7 @@ CONFIG_POST_DEVICE_NONE=y
|
||||||
# CONFIG_POST_DEVICE_LPC is not set
|
# CONFIG_POST_DEVICE_LPC is not set
|
||||||
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
# CONFIG_POST_DEVICE_PCI_PCIE is not set
|
||||||
CONFIG_POST_IO_PORT=0x80
|
CONFIG_POST_IO_PORT=0x80
|
||||||
CONFIG_HWBASE_DEBUG_CB=y
|
CONFIG_HWBASE_DEBUG_NULL=y
|
||||||
# end of Console
|
# end of Console
|
||||||
|
|
||||||
CONFIG_HAVE_ACPI_RESUME=y
|
CONFIG_HAVE_ACPI_RESUME=y
|
||||||
|
@ -517,7 +492,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -543,19 +517,16 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
# CONFIG_DEBUG_RAM_SETUP is not set
|
# CONFIG_DEBUG_RAM_SETUP is not set
|
||||||
CONFIG_HAVE_DEBUG_SMBUS=y
|
CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SMBUS is not set
|
# CONFIG_DEBUG_SMBUS is not set
|
||||||
# CONFIG_DEBUG_MALLOC is not set
|
|
||||||
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
# CONFIG_DEBUG_CONSOLE_INIT is not set
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
tree="default"
|
tree="i945"
|
||||||
xarch="i386-elf"
|
xarch="i386-elf"
|
||||||
payload_grub="y"
|
payload_grub="y"
|
||||||
payload_grub_withseabios="y"
|
payload_grub_withseabios="y"
|
||||||
|
|
|
@ -17,9 +17,8 @@ CONFIG_ARCH_SUPPORTS_CLANG=y
|
||||||
# CONFIG_IWYU is not set
|
# CONFIG_IWYU is not set
|
||||||
# CONFIG_FMD_GENPARSER is not set
|
# CONFIG_FMD_GENPARSER is not set
|
||||||
# CONFIG_UTIL_GENPARSER is not set
|
# CONFIG_UTIL_GENPARSER is not set
|
||||||
# CONFIG_OPTION_BACKEND_NONE is not set
|
CONFIG_OPTION_BACKEND_NONE=y
|
||||||
CONFIG_USE_OPTION_TABLE=y
|
# CONFIG_USE_OPTION_TABLE is not set
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
|
@ -60,7 +59,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +72,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +108,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x01000000
|
CONFIG_CBFS_SIZE=0x01000000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +126,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +190,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +202,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +210,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +234,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +260,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +298,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +309,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -344,6 +334,7 @@ CONFIG_LINEAR_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -352,6 +343,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -360,7 +354,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -378,10 +376,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -397,14 +396,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
CONFIG_USE_PC_CMOS_ALTCENTURY=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -426,10 +424,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -449,9 +443,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -463,27 +454,10 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
|
@ -519,7 +493,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -545,7 +518,6 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
|
@ -557,7 +529,6 @@ CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -17,9 +17,8 @@ CONFIG_ARCH_SUPPORTS_CLANG=y
|
||||||
# CONFIG_IWYU is not set
|
# CONFIG_IWYU is not set
|
||||||
# CONFIG_FMD_GENPARSER is not set
|
# CONFIG_FMD_GENPARSER is not set
|
||||||
# CONFIG_UTIL_GENPARSER is not set
|
# CONFIG_UTIL_GENPARSER is not set
|
||||||
# CONFIG_OPTION_BACKEND_NONE is not set
|
CONFIG_OPTION_BACKEND_NONE=y
|
||||||
CONFIG_USE_OPTION_TABLE=y
|
# CONFIG_USE_OPTION_TABLE is not set
|
||||||
CONFIG_STATIC_OPTION_TABLE=y
|
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
|
@ -60,7 +59,6 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_ASUS is not set
|
# CONFIG_VENDOR_ASUS is not set
|
||||||
# CONFIG_VENDOR_BIOSTAR is not set
|
# CONFIG_VENDOR_BIOSTAR is not set
|
||||||
# CONFIG_VENDOR_BOSTENTECH is not set
|
# CONFIG_VENDOR_BOSTENTECH is not set
|
||||||
# CONFIG_VENDOR_BYTEDANCE is not set
|
|
||||||
# CONFIG_VENDOR_CAVIUM is not set
|
# CONFIG_VENDOR_CAVIUM is not set
|
||||||
# CONFIG_VENDOR_CLEVO is not set
|
# CONFIG_VENDOR_CLEVO is not set
|
||||||
# CONFIG_VENDOR_COMPULAB is not set
|
# CONFIG_VENDOR_COMPULAB is not set
|
||||||
|
@ -74,9 +72,7 @@ CONFIG_VENDOR_APPLE=y
|
||||||
# CONFIG_VENDOR_GOOGLE is not set
|
# CONFIG_VENDOR_GOOGLE is not set
|
||||||
# CONFIG_VENDOR_HP is not set
|
# CONFIG_VENDOR_HP is not set
|
||||||
# CONFIG_VENDOR_IBASE is not set
|
# CONFIG_VENDOR_IBASE is not set
|
||||||
# CONFIG_VENDOR_IBM is not set
|
|
||||||
# CONFIG_VENDOR_INTEL is not set
|
# CONFIG_VENDOR_INTEL is not set
|
||||||
# CONFIG_VENDOR_INVENTEC is not set
|
|
||||||
# CONFIG_VENDOR_KONTRON is not set
|
# CONFIG_VENDOR_KONTRON is not set
|
||||||
# CONFIG_VENDOR_LENOVO is not set
|
# CONFIG_VENDOR_LENOVO is not set
|
||||||
# CONFIG_VENDOR_LIBRETREND is not set
|
# CONFIG_VENDOR_LIBRETREND is not set
|
||||||
|
@ -112,12 +108,10 @@ CONFIG_FMDFILE=""
|
||||||
# CONFIG_NO_POST is not set
|
# CONFIG_NO_POST is not set
|
||||||
CONFIG_MAINBOARD_VENDOR="Apple"
|
CONFIG_MAINBOARD_VENDOR="Apple"
|
||||||
CONFIG_CBFS_SIZE=0x01000000
|
CONFIG_CBFS_SIZE=0x01000000
|
||||||
CONFIG_CONSOLE_SERIAL=y
|
|
||||||
CONFIG_MAX_CPUS=2
|
CONFIG_MAX_CPUS=2
|
||||||
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
# CONFIG_ONBOARD_VGA_IS_PRIMARY is not set
|
||||||
CONFIG_POST_DEVICE=y
|
CONFIG_POST_DEVICE=y
|
||||||
CONFIG_POST_IO=y
|
CONFIG_POST_IO=y
|
||||||
CONFIG_UART_FOR_CONSOLE=0
|
|
||||||
CONFIG_DEVICETREE="devicetree.cb"
|
CONFIG_DEVICETREE="devicetree.cb"
|
||||||
# CONFIG_VBOOT is not set
|
# CONFIG_VBOOT is not set
|
||||||
CONFIG_OVERRIDE_DEVICETREE=""
|
CONFIG_OVERRIDE_DEVICETREE=""
|
||||||
|
@ -132,33 +126,28 @@ CONFIG_CMOS_DEFAULT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.default"
|
||||||
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
CONFIG_CMOS_LAYOUT_FILE="src/mainboard/$(MAINBOARDDIR)/cmos.layout"
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
CONFIG_BOOT_DEVICE_SPI_FLASH_BUS=0
|
||||||
# CONFIG_CONSOLE_POST is not set
|
# CONFIG_CONSOLE_POST is not set
|
||||||
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
|
||||||
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
|
||||||
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
CONFIG_MEMLAYOUT_LD_FILE="src/arch/x86/memlayout.ld"
|
||||||
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
CONFIG_DCACHE_RAM_BASE=0xfefc0000
|
||||||
CONFIG_DCACHE_RAM_SIZE=0x8000
|
CONFIG_DCACHE_RAM_SIZE=0x8000
|
||||||
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
CONFIG_C_ENV_BOOTBLOCK_SIZE=0x40000
|
||||||
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
CONFIG_DCACHE_BSP_STACK_SIZE=0x2000
|
||||||
|
CONFIG_ECAM_MMCONF_BASE_ADDRESS=0xf0000000
|
||||||
|
CONFIG_ECAM_MMCONF_BUS_NUMBER=64
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
CONFIG_SPI_FLASH_INCLUDE_ALL_DRIVERS=y
|
||||||
CONFIG_SPI_FLASH_WINBOND=y
|
CONFIG_SPI_FLASH_WINBOND=y
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
# CONFIG_DRIVERS_INTEL_WIFI is not set
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
|
||||||
CONFIG_SPI_FLASH_GIGADEVICE=y
|
|
||||||
CONFIG_SPI_FLASH_STMICRO=y
|
|
||||||
# CONFIG_DEBUG_SMI is not set
|
|
||||||
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
CONFIG_MAINBOARD_SMBIOS_PRODUCT_NAME="MacBook2,1"
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_BUSES=8
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_MEM=0x800000
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM=0x10000000
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
CONFIG_TTYS0_BAUD=115200
|
# CONFIG_DEBUG_SMI is not set
|
||||||
CONFIG_D3COLD_SUPPORT=y
|
|
||||||
# CONFIG_PCIEXP_ASPM is not set
|
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_DRIVERS_UART_8250IO=y
|
# CONFIG_DRIVERS_UART_8250IO is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
|
||||||
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
CONFIG_MAXIMUM_SUPPORTED_FREQUENCY=0
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
CONFIG_HEAP_SIZE=0x4000
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
|
@ -201,9 +190,10 @@ CONFIG_ROMSTAGE_ADDR=0x2000000
|
||||||
CONFIG_VERSTAGE_ADDR=0x2000000
|
CONFIG_VERSTAGE_ADDR=0x2000000
|
||||||
CONFIG_SMM_RESERVED_SIZE=0x100000
|
CONFIG_SMM_RESERVED_SIZE=0x100000
|
||||||
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
CONFIG_SMM_MODULE_STACK_SIZE=0x400
|
||||||
|
CONFIG_ACPI_CPU_STRING="\\_SB.CP%02X"
|
||||||
CONFIG_EHCI_BAR=0xfef00000
|
CONFIG_EHCI_BAR=0xfef00000
|
||||||
CONFIG_ACPI_CPU_STRING="CP%02X"
|
|
||||||
CONFIG_STACK_SIZE=0x2000
|
CONFIG_STACK_SIZE=0x2000
|
||||||
|
CONFIG_VBT_DATA_SIZE_KB=8
|
||||||
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
|
@ -212,6 +202,7 @@ CONFIG_BOOTBLOCK_IN_CBFS=y
|
||||||
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
CONFIG_FIXED_MCHBAR_MMIO_BASE=0xfed14000
|
||||||
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
CONFIG_FIXED_DMIBAR_MMIO_BASE=0xfed18000
|
||||||
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
CONFIG_FIXED_EPBAR_MMIO_BASE=0xfed19000
|
||||||
|
# CONFIG_PCIEXP_ASPM is not set
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
CONFIG_FIXED_SMBUS_IO_BASE=0x400
|
||||||
CONFIG_HPET_MIN_TICKS=0x80
|
CONFIG_HPET_MIN_TICKS=0x80
|
||||||
|
@ -219,13 +210,13 @@ CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_INTEL_HAS_TOP_SWAP=y
|
CONFIG_INTEL_HAS_TOP_SWAP=y
|
||||||
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
# CONFIG_INTEL_ADD_TOP_SWAP_BOOTBLOCK is not set
|
||||||
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
CONFIG_INTEL_TOP_SWAP_BOOTBLOCK_SIZE=0x10000
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
#
|
#
|
||||||
CONFIG_CPU_INTEL_MODEL_6EX=y
|
CONFIG_CPU_INTEL_MODEL_6EX=y
|
||||||
CONFIG_CPU_INTEL_MODEL_6FX=y
|
CONFIG_CPU_INTEL_MODEL_6FX=y
|
||||||
|
CONFIG_SOCKET_SPECIFIC_OPTIONS=y
|
||||||
CONFIG_CPU_INTEL_SOCKET_M=y
|
CONFIG_CPU_INTEL_SOCKET_M=y
|
||||||
CONFIG_CPU_INTEL_COMMON=y
|
CONFIG_CPU_INTEL_COMMON=y
|
||||||
CONFIG_ENABLE_VMX=y
|
CONFIG_ENABLE_VMX=y
|
||||||
|
@ -243,12 +234,13 @@ CONFIG_UDELAY_TSC=y
|
||||||
CONFIG_TSC_MONOTONIC_TIMER=y
|
CONFIG_TSC_MONOTONIC_TIMER=y
|
||||||
CONFIG_TSC_SYNC_MFENCE=y
|
CONFIG_TSC_SYNC_MFENCE=y
|
||||||
CONFIG_SETUP_XIP_CACHE=y
|
CONFIG_SETUP_XIP_CACHE=y
|
||||||
|
CONFIG_LOGICAL_CPUS=y
|
||||||
CONFIG_HAVE_SMI_HANDLER=y
|
CONFIG_HAVE_SMI_HANDLER=y
|
||||||
CONFIG_SMM_TSEG=y
|
CONFIG_SMM_TSEG=y
|
||||||
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
CONFIG_SMM_LAPIC_REMAP_MITIGATION=y
|
||||||
CONFIG_SMM_PCI_RESOURCE_STORE_NUM_SLOTS=8
|
|
||||||
CONFIG_AP_STACK_SIZE=0x800
|
CONFIG_AP_STACK_SIZE=0x800
|
||||||
CONFIG_SMP=y
|
CONFIG_SMP=y
|
||||||
|
CONFIG_MMX=y
|
||||||
CONFIG_SSE=y
|
CONFIG_SSE=y
|
||||||
CONFIG_SSE2=y
|
CONFIG_SSE2=y
|
||||||
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
CONFIG_SUPPORT_CPU_UCODE_IN_CBFS=y
|
||||||
|
@ -268,7 +260,7 @@ CONFIG_I945_LVDS=y
|
||||||
#
|
#
|
||||||
# Southbridge
|
# Southbridge
|
||||||
#
|
#
|
||||||
# CONFIG_PCIEXP_HOTPLUG is not set
|
CONFIG_PCIEXP_HOTPLUG=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
CONFIG_SOUTHBRIDGE_INTEL_I82801GX=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RESET=y
|
||||||
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
CONFIG_SOUTHBRIDGE_INTEL_COMMON_RTC=y
|
||||||
|
@ -306,7 +298,6 @@ CONFIG_ARCH_ROMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_POSTCAR_X86_32=y
|
CONFIG_ARCH_POSTCAR_X86_32=y
|
||||||
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
CONFIG_ARCH_RAMSTAGE_X86_32=y
|
||||||
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
CONFIG_ARCH_ALL_STAGES_X86_32=y
|
||||||
CONFIG_RESERVED_PHYSICAL_ADDRESS_BITS_SUPPORT=y
|
|
||||||
CONFIG_AP_IN_SIPI_WAIT=y
|
CONFIG_AP_IN_SIPI_WAIT=y
|
||||||
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
CONFIG_X86_TOP4G_BOOTMEDIA_MAP=y
|
||||||
CONFIG_PC80_SYSTEM=y
|
CONFIG_PC80_SYSTEM=y
|
||||||
|
@ -318,7 +309,6 @@ CONFIG_COLLECT_TIMESTAMPS_TSC=y
|
||||||
CONFIG_HAVE_CF9_RESET=y
|
CONFIG_HAVE_CF9_RESET=y
|
||||||
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
CONFIG_DEBUG_HW_BREAKPOINTS=y
|
||||||
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
CONFIG_DEBUG_NULL_DEREF_BREAKPOINTS=y
|
||||||
# CONFIG_DUMP_SMBIOS_TYPE17 is not set
|
|
||||||
# end of Chipset
|
# end of Chipset
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -342,6 +332,7 @@ CONFIG_VGA_TEXT_FRAMEBUFFER=y
|
||||||
CONFIG_PCI=y
|
CONFIG_PCI=y
|
||||||
CONFIG_ECAM_MMCONF_SUPPORT=y
|
CONFIG_ECAM_MMCONF_SUPPORT=y
|
||||||
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
CONFIG_PCIX_PLUGIN_SUPPORT=y
|
||||||
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
CONFIG_AZALIA_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
CONFIG_PCIEXP_PLUGIN_SUPPORT=y
|
||||||
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
CONFIG_ECAM_MMCONF_LENGTH=0x04000000
|
||||||
|
@ -350,6 +341,9 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G=y
|
||||||
|
# CONFIG_PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G is not set
|
||||||
|
CONFIG_PCIEXP_HOTPLUG_IO=0x2000
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
|
@ -358,7 +352,11 @@ CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
# CONFIG_INTEL_GMA_ADD_VBT is not set
|
||||||
# CONFIG_SOFTWARE_I2C is not set
|
# CONFIG_SOFTWARE_I2C is not set
|
||||||
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
CONFIG_I2C_TRANSFER_TIMEOUT_US=500000
|
||||||
CONFIG_RESOURCE_ALLOCATION_TOP_DOWN=y
|
# CONFIG_RESOURCE_ALLOCATION_TOP_DOWN is not set
|
||||||
|
CONFIG_NO_DDR5=y
|
||||||
|
CONFIG_NO_LPDDR4=y
|
||||||
|
CONFIG_NO_DDR4=y
|
||||||
|
CONFIG_NO_DDR3=y
|
||||||
CONFIG_USE_DDR2=y
|
CONFIG_USE_DDR2=y
|
||||||
# end of Devices
|
# end of Devices
|
||||||
|
|
||||||
|
@ -376,10 +374,11 @@ CONFIG_SPI_FLASH_ADESTO=y
|
||||||
CONFIG_SPI_FLASH_AMIC=y
|
CONFIG_SPI_FLASH_AMIC=y
|
||||||
CONFIG_SPI_FLASH_ATMEL=y
|
CONFIG_SPI_FLASH_ATMEL=y
|
||||||
CONFIG_SPI_FLASH_EON=y
|
CONFIG_SPI_FLASH_EON=y
|
||||||
|
CONFIG_SPI_FLASH_GIGADEVICE=y
|
||||||
CONFIG_SPI_FLASH_MACRONIX=y
|
CONFIG_SPI_FLASH_MACRONIX=y
|
||||||
CONFIG_SPI_FLASH_SPANSION=y
|
CONFIG_SPI_FLASH_SPANSION=y
|
||||||
CONFIG_SPI_FLASH_SST=y
|
CONFIG_SPI_FLASH_SST=y
|
||||||
CONFIG_DRIVERS_UART=y
|
CONFIG_SPI_FLASH_STMICRO=y
|
||||||
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
# CONFIG_DRIVERS_UART_OXPCIE is not set
|
||||||
CONFIG_HAVE_USBDEBUG=y
|
CONFIG_HAVE_USBDEBUG=y
|
||||||
# CONFIG_USBDEBUG is not set
|
# CONFIG_USBDEBUG is not set
|
||||||
|
@ -395,14 +394,13 @@ CONFIG_INTEL_EDID=y
|
||||||
CONFIG_INTEL_INT15=y
|
CONFIG_INTEL_INT15=y
|
||||||
CONFIG_INTEL_GMA_ACPI=y
|
CONFIG_INTEL_GMA_ACPI=y
|
||||||
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
CONFIG_INTEL_GMA_SSC_ALTERNATE_REF=y
|
||||||
|
CONFIG_INTEL_GMA_OPREGION_2_0=y
|
||||||
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
# CONFIG_DRIVERS_NXP_UWB_SR1XX is not set
|
||||||
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
# CONFIG_DRIVERS_PS2_KEYBOARD is not set
|
||||||
CONFIG_DRIVERS_MC146818=y
|
CONFIG_DRIVERS_MC146818=y
|
||||||
# CONFIG_USE_PC_CMOS_ALTCENTURY is not set
|
CONFIG_USE_PC_CMOS_ALTCENTURY=y
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK0=0x70
|
|
||||||
CONFIG_VGA=y
|
CONFIG_VGA=y
|
||||||
# CONFIG_DRIVERS_SIL_3114 is not set
|
# CONFIG_DRIVERS_SIL_3114 is not set
|
||||||
CONFIG_DRIVERS_WIFI_GENERIC=y
|
|
||||||
# end of Generic Drivers
|
# end of Generic Drivers
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -424,10 +422,6 @@ CONFIG_DRIVERS_WIFI_GENERIC=y
|
||||||
# Trusted Platform Module
|
# Trusted Platform Module
|
||||||
#
|
#
|
||||||
CONFIG_NO_TPM=y
|
CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
|
||||||
CONFIG_PCR_HWID=1
|
|
||||||
CONFIG_PCR_SRTM=2
|
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
#
|
#
|
||||||
|
@ -447,9 +441,6 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
CONFIG_ACPI_INTEL_HARDWARE_SLEEP_VALUES=y
|
||||||
CONFIG_ACPI_SOC_NVS=y
|
CONFIG_ACPI_SOC_NVS=y
|
||||||
CONFIG_ACPI_NO_CUSTOM_MADT=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_LAPIC=y
|
|
||||||
CONFIG_ACPI_COMMON_MADT_IOAPIC=y
|
|
||||||
CONFIG_HAVE_ACPI_TABLES=y
|
CONFIG_HAVE_ACPI_TABLES=y
|
||||||
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_SPI_FLASH=y
|
||||||
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
CONFIG_BOOT_DEVICE_MEMORY_MAPPED=y
|
||||||
|
@ -461,27 +452,10 @@ CONFIG_BOOT_DEVICE_SUPPORTS_WRITES=y
|
||||||
CONFIG_BOOTBLOCK_CONSOLE=y
|
CONFIG_BOOTBLOCK_CONSOLE=y
|
||||||
CONFIG_POSTCAR_CONSOLE=y
|
CONFIG_POSTCAR_CONSOLE=y
|
||||||
CONFIG_SQUELCH_EARLY_SMP=y
|
CONFIG_SQUELCH_EARLY_SMP=y
|
||||||
|
|
||||||
#
|
|
||||||
# I/O mapped, 8250-compatible
|
|
||||||
#
|
|
||||||
CONFIG_TTYS0_BASE=0x3f8
|
|
||||||
|
|
||||||
#
|
|
||||||
# Serial port base address = 0x3f8
|
|
||||||
#
|
|
||||||
# CONFIG_CONSOLE_SERIAL_921600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_460800 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_230400 is not set
|
|
||||||
CONFIG_CONSOLE_SERIAL_115200=y
|
|
||||||
# CONFIG_CONSOLE_SERIAL_57600 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_38400 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_19200 is not set
|
|
||||||
# CONFIG_CONSOLE_SERIAL_9600 is not set
|
|
||||||
CONFIG_TTYS0_LCS=3
|
|
||||||
# CONFIG_SPKMODEM is not set
|
# CONFIG_SPKMODEM is not set
|
||||||
# CONFIG_CONSOLE_NE2K is not set
|
# CONFIG_CONSOLE_NE2K is not set
|
||||||
CONFIG_CONSOLE_CBMEM=y
|
CONFIG_CONSOLE_CBMEM=y
|
||||||
|
# CONFIG_CONSOLE_CBMEM_DUMP_TO_UART is not set
|
||||||
# CONFIG_CONSOLE_SPI_FLASH is not set
|
# CONFIG_CONSOLE_SPI_FLASH is not set
|
||||||
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
# CONFIG_CONSOLE_I2C_SMBUS is not set
|
||||||
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
# CONFIG_DEFAULT_CONSOLE_LOGLEVEL_8 is not set
|
||||||
|
@ -517,7 +491,6 @@ CONFIG_HAVE_MP_TABLE=y
|
||||||
#
|
#
|
||||||
CONFIG_GENERATE_MP_TABLE=y
|
CONFIG_GENERATE_MP_TABLE=y
|
||||||
CONFIG_GENERATE_SMBIOS_TABLES=y
|
CONFIG_GENERATE_SMBIOS_TABLES=y
|
||||||
CONFIG_BIOS_VENDOR="coreboot"
|
|
||||||
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
CONFIG_MAINBOARD_SERIAL_NUMBER="123456789"
|
||||||
# end of System tables
|
# end of System tables
|
||||||
|
|
||||||
|
@ -543,7 +516,6 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
#
|
#
|
||||||
# General Debug Settings
|
# General Debug Settings
|
||||||
#
|
#
|
||||||
# CONFIG_GDB_STUB is not set
|
|
||||||
# CONFIG_FATAL_ASSERTS is not set
|
# CONFIG_FATAL_ASSERTS is not set
|
||||||
# CONFIG_DEBUG_CBFS is not set
|
# CONFIG_DEBUG_CBFS is not set
|
||||||
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
CONFIG_HAVE_DEBUG_RAM_SETUP=y
|
||||||
|
@ -555,7 +527,6 @@ CONFIG_HAVE_DEBUG_SMBUS=y
|
||||||
# CONFIG_DEBUG_SPI_FLASH is not set
|
# CONFIG_DEBUG_SPI_FLASH is not set
|
||||||
# CONFIG_DEBUG_BOOT_STATE is not set
|
# CONFIG_DEBUG_BOOT_STATE is not set
|
||||||
# CONFIG_DEBUG_ADA_CODE is not set
|
# CONFIG_DEBUG_ADA_CODE is not set
|
||||||
# CONFIG_DEBUG_ACPICA_COMPATIBLE is not set
|
|
||||||
# end of Debugging
|
# end of Debugging
|
||||||
|
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
tree="default"
|
tree="i945"
|
||||||
xarch="i386-elf"
|
xarch="i386-elf"
|
||||||
payload_grub="y"
|
payload_grub="y"
|
||||||
payload_grub_withseabios="y"
|
payload_grub_withseabios="y"
|
||||||
|
|
|
@ -20,6 +20,7 @@ CONFIG_OPTION_BACKEND_NONE=y
|
||||||
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
CONFIG_COMPRESS_RAMSTAGE_LZMA=y
|
||||||
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
# CONFIG_COMPRESS_RAMSTAGE_LZ4 is not set
|
||||||
CONFIG_COMPRESS_PRERAM_STAGES=y
|
CONFIG_COMPRESS_PRERAM_STAGES=y
|
||||||
|
CONFIG_SEPARATE_ROMSTAGE=y
|
||||||
CONFIG_INCLUDE_CONFIG_FILE=y
|
CONFIG_INCLUDE_CONFIG_FILE=y
|
||||||
# CONFIG_COLLECT_TIMESTAMPS is not set
|
# CONFIG_COLLECT_TIMESTAMPS is not set
|
||||||
# CONFIG_USE_BLOBS is not set
|
# CONFIG_USE_BLOBS is not set
|
||||||
|
@ -131,7 +132,6 @@ CONFIG_MEMLAYOUT_LD_FILE="src/mainboard/emulation/qemu-aarch64/memlayout.ld"
|
||||||
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
CONFIG_MAX_ACPI_TABLE_SIZE_KB=144
|
||||||
CONFIG_DRIVERS_INTEL_WIFI=y
|
CONFIG_DRIVERS_INTEL_WIFI=y
|
||||||
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
CONFIG_CONSOLE_CBMEM_BUFFER_SIZE=0x20000
|
||||||
CONFIG_VBT_DATA_SIZE_KB=8
|
|
||||||
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
CONFIG_CARDBUS_PLUGIN_SUPPORT=y
|
||||||
CONFIG_PS2K_EISAID="PNP0303"
|
CONFIG_PS2K_EISAID="PNP0303"
|
||||||
CONFIG_PS2M_EISAID="PNP0F13"
|
CONFIG_PS2M_EISAID="PNP0F13"
|
||||||
|
@ -141,7 +141,6 @@ CONFIG_D3COLD_SUPPORT=y
|
||||||
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
# CONFIG_PCIEXP_L1_SUB_STATE is not set
|
||||||
# CONFIG_PCIEXP_CLK_PM is not set
|
# CONFIG_PCIEXP_CLK_PM is not set
|
||||||
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
CONFIG_PC_CMOS_BASE_PORT_BANK1=0x72
|
||||||
CONFIG_HEAP_SIZE=0x4000
|
|
||||||
CONFIG_EC_GPE_SCI=0x50
|
CONFIG_EC_GPE_SCI=0x50
|
||||||
CONFIG_BOARD_ROMSIZE_KB_16384=y
|
CONFIG_BOARD_ROMSIZE_KB_16384=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_256 is not set
|
||||||
|
@ -155,6 +154,7 @@ CONFIG_BOARD_ROMSIZE_KB_16384=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_10240 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB_12288=y
|
CONFIG_COREBOOT_ROMSIZE_KB_12288=y
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_16384 is not set
|
||||||
|
# CONFIG_COREBOOT_ROMSIZE_KB_24576 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_32768 is not set
|
||||||
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
# CONFIG_COREBOOT_ROMSIZE_KB_65536 is not set
|
||||||
CONFIG_COREBOOT_ROMSIZE_KB=12288
|
CONFIG_COREBOOT_ROMSIZE_KB=12288
|
||||||
|
@ -176,10 +176,11 @@ CONFIG_INTEL_GMA_BCLV_OFFSET=0xc8254
|
||||||
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
CONFIG_INTEL_GMA_BCLV_WIDTH=16
|
||||||
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
CONFIG_INTEL_GMA_BCLM_OFFSET=0xc8256
|
||||||
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
CONFIG_INTEL_GMA_BCLM_WIDTH=16
|
||||||
|
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
||||||
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
# CONFIG_PCIEXP_COMMON_CLOCK is not set
|
||||||
|
CONFIG_ALWAYS_ALLOW_ABOVE_4G_ALLOCATION=y
|
||||||
CONFIG_GENERIC_UDELAY=y
|
CONFIG_GENERIC_UDELAY=y
|
||||||
CONFIG_CBFS_CACHE_ALIGN=8
|
CONFIG_CBFS_CACHE_ALIGN=8
|
||||||
CONFIG_DOMAIN_RESOURCE_32BIT_LIMIT=0xfe000000
|
|
||||||
|
|
||||||
#
|
#
|
||||||
# CPU
|
# CPU
|
||||||
|
@ -243,8 +244,6 @@ CONFIG_PCI_SET_BUS_MASTER_PCI_BRIDGES=y
|
||||||
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
CONFIG_PCI_ALLOW_BUS_MASTER_ANY_DEVICE=y
|
||||||
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
# CONFIG_PCIEXP_SUPPORT_RESIZABLE_BARS is not set
|
||||||
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
# CONFIG_PCIEXP_LANE_ERR_STAT_CLEAR is not set
|
||||||
CONFIG_FIRMWARE_CONNECTION_MANAGER=y
|
|
||||||
# CONFIG_SOFTWARE_CONNECTION_MANAGER is not set
|
|
||||||
# CONFIG_EARLY_PCI_BRIDGE is not set
|
# CONFIG_EARLY_PCI_BRIDGE is not set
|
||||||
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
CONFIG_SUBSYSTEM_VENDOR_ID=0x0000
|
||||||
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
CONFIG_SUBSYSTEM_DEVICE_ID=0x0000
|
||||||
|
@ -295,6 +294,7 @@ CONFIG_NO_TPM=y
|
||||||
CONFIG_PCR_BOOT_MODE=1
|
CONFIG_PCR_BOOT_MODE=1
|
||||||
CONFIG_PCR_HWID=1
|
CONFIG_PCR_HWID=1
|
||||||
CONFIG_PCR_SRTM=2
|
CONFIG_PCR_SRTM=2
|
||||||
|
CONFIG_PCR_FW_VER=10
|
||||||
CONFIG_PCR_RUNTIME_DATA=3
|
CONFIG_PCR_RUNTIME_DATA=3
|
||||||
# end of Trusted Platform Module
|
# end of Trusted Platform Module
|
||||||
|
|
||||||
|
@ -311,6 +311,7 @@ CONFIG_BOOTMEDIA_LOCK_NONE=y
|
||||||
CONFIG_ACPI_HAVE_PCAT_8259=y
|
CONFIG_ACPI_HAVE_PCAT_8259=y
|
||||||
CONFIG_ACPI_CUSTOM_MADT=y
|
CONFIG_ACPI_CUSTOM_MADT=y
|
||||||
CONFIG_BOOT_DEVICE_NOT_SPI_FLASH=y
|
CONFIG_BOOT_DEVICE_NOT_SPI_FLASH=y
|
||||||
|
CONFIG_HEAP_SIZE=0x100000
|
||||||
|
|
||||||
#
|
#
|
||||||
# Console
|
# Console
|
||||||
|
@ -370,6 +371,10 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
# CPU Debug Settings
|
# CPU Debug Settings
|
||||||
#
|
#
|
||||||
|
|
||||||
|
#
|
||||||
|
# Vendorcode Debug Settings
|
||||||
|
#
|
||||||
|
|
||||||
#
|
#
|
||||||
# BLOB Debug Settings
|
# BLOB Debug Settings
|
||||||
#
|
#
|
||||||
|
@ -388,6 +393,7 @@ CONFIG_PAYLOAD_NONE=y
|
||||||
|
|
||||||
CONFIG_MISSING_BOARD_RESET=y
|
CONFIG_MISSING_BOARD_RESET=y
|
||||||
CONFIG_DECOMPRESS_OFAST=y
|
CONFIG_DECOMPRESS_OFAST=y
|
||||||
|
CONFIG_PROBE_RAM=y
|
||||||
CONFIG_WARNINGS_ARE_ERRORS=y
|
CONFIG_WARNINGS_ARE_ERRORS=y
|
||||||
CONFIG_MAX_REBOOT_CNT=3
|
CONFIG_MAX_REBOOT_CNT=3
|
||||||
CONFIG_NO_XIP_EARLY_STAGES=y
|
CONFIG_NO_XIP_EARLY_STAGES=y
|
||||||
|
|
Some files were not shown because too many files have changed in this diff Show More
Loading…
Reference in New Issue